mc9s12hz256v2 Freescale Semiconductor, Inc, mc9s12hz256v2 Datasheet - Page 233

no-image

mc9s12hz256v2

Manufacturer Part Number
mc9s12hz256v2
Description
Hcs12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
7.3.2.16
The A/D conversion results are stored in 16 read-only result registers. The result data is formatted in the
result registers bases on two criteria. First there is left and right justification; this selection is made using
the DJM control bit in ATDCTL5. Second there is signed and unsigned data; this selection is made using
the DSGN control bit in ATDCTL5. Signed data is stored in 2’s complement format and only exists in left
justified format. Signed data selected for right justified format is ignored.
Read: Anytime
Write: Anytime in special mode, unimplemented in normal modes
7.3.2.16.1
Freescale Semiconductor
R (10-BIT)
R (10-BIT)
R (8-BIT)
R (8-BIT)
Reset
Reset
W
W
Figure 7-18. Left Justified, ATD Conversion Result Register x, High Byte (ATDDRxH)
Figure 7-19. Left Justified, ATD Conversion Result Register x, Low Byte (ATDDRxL)
BIT 9 MSB
BIT 7 MSB
ATD Conversion Result Registers (ATDDRx)
Left Justified Result Data
BIT 1
u
0
7
0
7
= Unimplemented or Reserved
= Unimplemented or Reserved
BIT 0
BIT 8
BIT 6
6
u
0
0
6
MC9S12HZ256 Data Sheet, Rev. 2.05
BIT 7
BIT 5
0
0
0
5
0
5
BIT 6
BIT 4
4
0
0
0
0
4
Chapter 7 Analog-to-Digital Converter (ATD10B16CV4)
BIT 5
BIT 3
0
0
0
3
0
3
u = Unaffected
BIT 4
BIT 2
2
0
0
0
0
2
BIT 3
BIT 1
0
0
0
1
0
1
BIT 2
BIT 0
0
0
0
0
0
0
233

Related parts for mc9s12hz256v2