mc9s12hz256v2 Freescale Semiconductor, Inc, mc9s12hz256v2 Datasheet - Page 234

no-image

mc9s12hz256v2

Manufacturer Part Number
mc9s12hz256v2
Description
Hcs12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Chapter 7 Analog-to-Digital Converter (ATD10B16CV4)
7.3.2.16.2
7.4
The ATD10B16C is structured in an analog and a digital sub-block.
7.4.1
The analog sub-block contains all analog electronics required to perform a single conversion. Separate
power supplies V
7.4.1.1
The sample and hold (S/H) machine accepts analog signals from the external world and stores them as
capacitor charge on a storage node.
The sample process uses a two stage approach. During the first stage, the sample amplifier is used to
quickly charge the storage node.The second stage connects the input directly to the storage node to
complete the sample for high accuracy.
When not sampling, the sample and hold machine disables its own clocks. The analog electronics continue
drawing their quiescent current. The power down (ADPU) bit must be set to disable both the digital clocks
and the analog power consumption.
The input analog signals are unipolar and must fall within the potential range of V
234
R (10-BIT)
R (10-BIT)
R (8-BIT)
R (8-BIT)
Reset
Reset
W
W
Figure 7-20. Right Justified, ATD Conversion Result Register x, High Byte (ATDDRxH)
Figure 7-21. Right Justified, ATD Conversion Result Register x, Low Byte (ATDDRxL)
Functional Description
Analog Sub-block
BIT 7 MSB
Sample and Hold Machine
Right Justified Result Data
BIT 7
0
0
0
0
7
7
DDA
and V
= Unimplemented or Reserved
= Unimplemented or Reserved
BIT 6
BIT 6
SSA
6
0
0
0
6
0
allow to isolate noise of other MCU circuitry from the analog sub-block.
MC9S12HZ256 Data Sheet, Rev. 2.05
BIT 5
BIT 5
0
0
0
0
5
5
BIT 4
BIT 4
4
0
0
0
4
0
BIT 3
BIT 3
0
0
0
0
3
3
BIT 2
BIT 2
2
0
0
0
2
0
SSA
BIT 9 MSB
Freescale Semiconductor
BIT 1
BIT 1
to VDDA.
0
0
0
1
1
BIT 8
BIT 0
BIT 0
0
0
0
0
0

Related parts for mc9s12hz256v2