DF71251AD50FPV Renesas Electronics America, DF71251AD50FPV Datasheet - Page 616

MCU RISC FLASH 32K 8K 64LQFP

DF71251AD50FPV

Manufacturer Part Number
DF71251AD50FPV
Description
MCU RISC FLASH 32K 8K 64LQFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH Tinyr
Datasheet

Specifications of DF71251AD50FPV

Core Processor
SH-2
Core Size
32-Bit
Speed
50MHz
Connectivity
SCI
Peripherals
POR, PWM, WDT
Number Of I /o
37
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF71251AD50FPV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
17.4.3
The programming/erasing interface parameters specify the operating frequency, user branch
destination address, storage place for program data, programming destination address, and erase
block and exchanges the processing result for the downloaded on-chip program. This parameter
uses the general registers of the CPU (R4, R5, and R0) or the on-chip RAM area. The initial value
is undefined.
At download all CPU registers are stored, and at initialization or when the on-chip program is
executed, CPU registers except for R0 are stored. The return value of the processing result is
written in R0. Since the stack area is used for storing the registers or as a work area, the stack area
must be saved at the processing start. (The maximum size of a stack area to be used is 128 bytes.)
Rev. 5.00 Mar. 06, 2009 Page 596 of 770
REJ09B0243-0500
Bit
6 to 0
Bit Name
TDA[6:0]
Programming/Erasing Interface Parameters
Initial
Value
All 0
R/W
R/W
Description
Transfer Destination Address
These bits specify the download start address. A value
from H'02 to H'04 can be set to specify the download
start address in on-chip RAM in 2-kbyte units.
A value H'00, H'01, or H'05 to H'7F cannot be set. If
such a value is set, the TDER bit (bit 7) in this register
is set to 1 to prevent download from being executed.
H'02: Download start address is set to H'FFFFA000
H'03: Download start address is set to H'FFFFA800
H'04: Download start address is set to H'FFFFB000
H'00, H'01, H'05 to H'7F: Setting prohibited when
downloading by the SCO bit
with user program mode. If
this value is set, the TDER bit
(bit 7) is set to 1 to abort the
download processing. When
not using user program mode,
setting H'00 to the TDA is no
problem.

Related parts for DF71251AD50FPV