HD6417320 RENESAS [Renesas Technology Corp], HD6417320 Datasheet - Page 1187

no-image

HD6417320

Manufacturer Part Number
HD6417320
Description
Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7700 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
33.2.12 Branch Destination Register (BRDR)
BRDR is a 32-bit read-only register. BRDR stores bits 27 to 0 in the address of the branch
destination instruction. BRDR has the flag bit that is set to 1 when a branch occurs. This flag bit is
cleared to 0 when BRDR is read, the setting to enable PC trace is made, or BRDR is initialized by
a power-on reset. Other bits are not initialized by a power-on reset. The eight BRDR registers
have a queue structure and a stored register is shifted at every branch.
33.2.13 Break ASID Register A (BASRA)
BASRA is an 8-bit readable/writable register that specifies ASID which becomes the break
condition for channel A. BASRA is in CCN.
Bit
31
30 to 28
27 to 0
Bit
7 to 0
Bit Name
DVF
BDA27 to
BDA0
Bit Name
BASA7 to
BASA0
Initial
Value
0
All 0
Initial
Value
R/W
R
R
R
R/W
R/W
Description
BRDR Valid Flag
Indicates whether a branch destination address is
stored. When a branch destination address is fetched,
this flag is set to 1. This flag is cleared to 0 by reading
BRDR.
0: The value of BRDR register is invalid
1: The value of BRDR register is valid
Reserved
These bits are always read as 0. The write value
should always be 0.
Branch Destination Address
Store bits 27 to 0 of the branch destination address.
Description
Break ASID A
Store ASID (bits 7 to 0) which is the break condition
for channel A.
Rev. 3.00 Jan. 18, 2008 Page 1125 of 1458
Section 33 User Break Controller (UBC)
REJ09B0033-0300

Related parts for HD6417320