HD6417320 RENESAS [Renesas Technology Corp], HD6417320 Datasheet - Page 1189

no-image

HD6417320

Manufacturer Part Number
HD6417320
Description
Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7700 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
33.3
33.3.1
The flow from setting of break conditions to user break exception processing is described below:
1. The break addresses and corresponding ASID are set in the break address registers (BARA or
2. When the break conditions are satisfied, the UBC sends a user break request to the CPU and
3. The appropriate condition match flags (SCMFCA, SCMFDA, SCMFCB, and SCMFDB) can
4. There is a chance that the break set in channel A and the break set in channel B occur around
5. When selecting the I bus as the break condition, note the following:
BARB) and break ASID registers (BASRA or BASRB in CNN). The masked addresses are set
in the break address mask registers (BAMRA or BAMRB). The break data is set in the break
data register (BDRB). The masked data is set in the break data mask register (BDMRB). The
bus break conditions are set in the break bus cycle registers (BBRA or BBRB). Three groups
of BBRA or BBRB (L bus cycle/I bus cycle select, instruction fetch/data access select, and
read/write select) are each set. No user break will be generated if even one of these groups is
set with 00. The respective conditions are set in the bits of the break control register (BRCR).
Make sure to set all registers related to breaks before setting BBRA or BBRB.
sets the L bus condition match flag (SCMFCA or SCMFCB) and the I bus condition match
flag (SCMFDA or SCMFDB) for the appropriate channel. When the X/Y memory bus is
specified for channel B, SCMFCB is used for the condition match flag.
be used to check if the set conditions match or not. The matching of the conditions sets flags,
but they are not reset. 0 must first be written to them before they can be used again.
the same time. In this case, there will be only one break request to the CPU, but these two
break channel match flags could be both set.
 Several bus masters, including the CPU and DMAC, are connected to the I bus. The UBC
 Physical addresses are used for the I bus. Set a physical address in break address registers
 For data access cycles issued on the L bus by the CPU, if their virtual addresses are not to
 For instruction fetch cycles issued on the L bus by the CPU, even though their virtual
monitors bus cycles generated by all bus masters, and determines the condition match.
(BARA and BARB). The bus cycles for virtual addresses issued on the L bus by the CPU
are converted to physical addresses before being output to the I bus. (If the address
translation function is enabled, address translation by the MMU is carried out.)
be cached, they are issued with the data size specified on the L bus and their addresses are
not rounded.
addresses are not to be cached, they are issued in longwords and their addresses are
rounded to match longword boundaries.
Operation
Flow of the User Break Operation
Rev. 3.00 Jan. 18, 2008 Page 1127 of 1458
Section 33 User Break Controller (UBC)
REJ09B0033-0300

Related parts for HD6417320