HD6417320 RENESAS [Renesas Technology Corp], HD6417320 Datasheet - Page 475

no-image

HD6417320

Manufacturer Part Number
HD6417320
Description
Renesas 32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7700 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
10.3.4
CHCR are 32-bit readable/writable registers that control the DMA transfer mode.
Bit
31 to 24
23
22
21 to 18
17
DMA Channel Control Registers (CHCR_0 to CHCR_5)
Bit Name
DO
TL
AM
Initial
Value
All 0
0
0
All 0
0
R/W
R
R/W
R/W
R
R/W
Descriptions
Reserved
These bits are always read as 0. The write value should
always be 0.
DMA Overrun
Selects whether DREQ is detected by overrun 0 or by
overrun 1. This bit is valid only in CHCR_0 and
CHCR_1. This bit is always reserved and read as 0 in
CHCR_2 to CHCR_5. The write value should always be
0.
0: Detects DREQ by overrun 0
1: Detects DREQ by overrun 1
Transfer End Level
Specifies whether the TEND signal output is high active
or low active.
This bit is valid only in CHCR_0 and CHCR_1. This bit
is always reserved and read as 0 in CHCR2 to
CHCR_5. The write value should always be 0.
0: Low-active output of TEND
1: High-active output of TEND
Reserved
These bits are always read as 0. The write value should
always be 0.
Acknowledge Mode
Selects whether DACK is output in data read cycle or in
data write cycle in dual address mode.
In single address mode, DACK is always output
regardless of the specification by this bit.
This bit is valid only in CHCR_0 and CHCR_1. This bit
is always reserved and read as 0 in CHCR_2 to
CHCR_5. The write value should always be 0.
0: DACK output in read cycle (dual address mode)
1: DACK output in write cycle (dual address mode)
Section 10
Rev. 3.00 Jan. 18, 2008 Page 413 of 1458
Direct Memory Access Controller (DMAC)
REJ09B0033-0300

Related parts for HD6417320