PEF 20532 F V1.3 Infineon Technologies, PEF 20532 F V1.3 Datasheet - Page 31

no-image

PEF 20532 F V1.3

Manufacturer Part Number
PEF 20532 F V1.3
Description
IC COMM CTRLR 2CH SER TQFP-100
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEF 20532 F V1.3

Function
Serial Optimized Communications Controller
Interface
ASYNC, BISYNC, HDLC, PPP
Number Of Circuits
2
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
50mA
Power (watts)
150mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-LFQFP
Includes
Automatic Flag Detection and Transmission, Baud Rate Generator, On-Chip Clock Generation, Receive Line Status Detection
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEF20532FV1.3X
PEF20532FV13XP
SP000007511
Table 1
Pin No.
Data Sheet
P-TQFP-
100-3
53
33
55
20
54
Microprocessor Bus Interface
Symbol In (I)
WR
WIDTH
CLK
INT/INT O
READY
DTACK
Out (O)
I
I
I
o/d
O
O
Function
Write Strobe (Intel bus mode only)
This signal indicates a write operation. The
current bus master presents valid data on lines
D(7:0) / D(15:0) during an active WR signal.
In Motorola bus mode, a pull-up resistor to V
recommended on this pin.
Width Of Bus Interface
A low signal on this input selects the 8-bit bus
interface mode.
A high signal on this input selects the 16-bit bus
interface mode. In this case word transfer to/from
the internal registers is enabled. Byte transfers
are implemented by using BLE and BHE (Intel bus
mode) or LDS and UDS (Motorola bus mode)
Clock
The system clock for SEROCCO-M is provided
through this pin.
Interrupt Request
The INT/INT goes active when one or more of the
bits in registers
to these registers clears the interrupt. The INT/
INT line is inactive when all interrupt status bits
are reset.
Interrupt sources can be unmasked in registers
IMR0..IMR2
’0’.
Ready (Intel bus mode)
Data Transfer Acknowledge (Motorola mode)
During a slave access (register read/write) this
signal (output) indicates, that the SEROCCO-M is
ready for data transfer. The signal remains active
until the data strobe (DS in Motorola bus mode,
RD/WR in Intel bus mode) and/or the chip select
(CS) go inactive.
This line is tri-state when unused.
A pull-up resistor to V
function is not used.
31
by setting the corresponding bits to
ISR0..ISR2
DD3
is recommended if this
are set to ’1’. A read
Pin Descriptions
PEB 20532
PEF 20532
2000-09-14
DD3
is

Related parts for PEF 20532 F V1.3