PEF 20532 F V1.3 Infineon Technologies, PEF 20532 F V1.3 Datasheet - Page 80

no-image

PEF 20532 F V1.3

Manufacturer Part Number
PEF 20532 F V1.3
Description
IC COMM CTRLR 2CH SER TQFP-100
Manufacturer
Infineon Technologies
Datasheet

Specifications of PEF 20532 F V1.3

Function
Serial Optimized Communications Controller
Interface
ASYNC, BISYNC, HDLC, PPP
Number Of Circuits
2
Voltage - Supply
3 V ~ 3.6 V
Current - Supply
50mA
Power (watts)
150mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-LFQFP
Includes
Automatic Flag Detection and Transmission, Baud Rate Generator, On-Chip Clock Generation, Receive Line Status Detection
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
PEF20532FV1.3X
PEF20532FV13XP
SP000007511
3.5
For certain events in SEROCCO-M an interrupt can be generated, requesting the CPU
to read status information from SEROCCO-M. The interrupt line INT/INT is asserted with
the output characteristics programmed in bit field ’IPC(1..0)’ in register
Page 122
Since only one interrupt request output is provided, the cause of an interrupt must be
determined by the CPU by reading the interrupt status registers (GSTAR, ISR0, ISR1,
ISR2, DISR, GPISL/GPISH).
Figure 37
Each interrupt indication of registers ISR0, ISR1, ISR2,
selectively unmasked by resetting the corresponding bit in the corresponding mask
registers IMR0, IMR1, IMR2,
on the selected serial mode.
If bit ’VIS’ in register
interrupt status registers ISR0..ISR2. Interrupts masked in registers
generate an interrupt though. A read access to the interrupt status registers clears the
bits.
A global interrupt mask bit (bit ’GIM’ in register GMODE) suppresses interrupt generation
at all. To enable the interrupt system after reset, this bit must be set to ’0’.
Data Sheet
GPIM
(open drain/push pull, active low/high).
Interrupt Architecture
GPIS
Interrupt Status Registers
DIMR
DISR
CCR0L
GSTAR
GPI
DIMR
is set to ’1’, masked interrupt status bits are visible in the
DMI
and GPIML/GPIMH. Use of these registers depends
Channel A
ISA2
Channel B
IMR2 (ch A)
80
ISR2 (ch A)
ISA1
IMR1 (ch A)
ISR1 (ch A)
ISA0
IMR0 (ch A)
DISR
ISR0 (ch A)
ISB2
and
Functional Overview
GPISL/GPISH
ISB1
IMR0..IMR2
“GMODE” on
ISB0
PEB 20532
PEF 20532
2000-09-14
will not
can be

Related parts for PEF 20532 F V1.3