MCF5307CFT66B Freescale Semiconductor, MCF5307CFT66B Datasheet - Page 150

no-image

MCF5307CFT66B

Manufacturer Part Number
MCF5307CFT66B
Description
IC MPU 32BIT 66MHZ COLDF 208FQFP
Manufacturer
Freescale Semiconductor
Series
MCF530xr
Datasheets

Specifications of MCF5307CFT66B

Core Processor
Coldfire V3
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
DMA, POR, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-FQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5307CFT66B
Manufacturer:
FREESCAL
Quantity:
154
Part Number:
MCF5307CFT66B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Background Debug Mode (BDM)
The sequence is as follows:
5-22
• In cycle 1, the development system command is issued (
• In cycle 2, the development system supplies the high-order 16 address bits. The
• In cycle 3, the development system supplies the low-order 16 address bits. The
• At the completion of cycle 3, the debug module initiates a memory read operation.
COMMANDS TRANSMITTED TO THE DEBUG MODULE
RESPONSES FROM THE DEBUG MODULE
READ (LONG)
debug module responds with either the low-order results of the previous command
or a command complete status of the previous command, if no results are required.
debug module returns a not-ready response unless the received command is decoded
as unimplemented, which is indicated by the illegal command encoding. If this
occurs, the development system should retransmit the command.
debug module always returns a not-ready response.
Any serial transfers that begin during a memory access return a not-ready response.
???
RESULTS FROM PREVIOUS COMMAND
COMMAND CODE TRANSMITTED DURING THIS CYCLE
A not-ready response can be ignored except during a
memory-referencing cycle. Otherwise, the debug module can
accept a new serial transfer after 32 processor clock periods.
SEQUENCE TAKEN IF
ILLEGAL COMMAND
IS RECEIVED BY DEBUG MODULE
"NOT READY"
Figure 5-17. Command Sequence Diagram
MS ADDR
"ILLEGAL"
Freescale Semiconductor, Inc.
XXX
For More Information On This Product,
HIGH-ORDER 16 BITS OF MEMORY ADDRESS
Go to: www.freescale.com
DATA UNUSED FROM
THIS TRANSFER
"NOT READY"
"NOT READY"
MCF5307 User’s Manual
NEXT CMD
LS ADDR
LOW-ORDER 16 BITS OF MEMORY ADDRESS
NOTE:
LOCATION
MEMORY
READ
NONSERIAL-RELATED ACTIVITY
HIGH- AND LOW-ORDER
16 BITS OF RESULT
READ
ERROR OCCURS ON
SEQUENCE TAKEN IF
OPERATION HAS NOT
COMPLETED
SEQUENCE TAKEN IF BUS
MEMORY ACCESS
"NOT READY"
MS RESULT
XXX
XXX
XXXXX
BERR
XXX
in this example). The
"NOT READY"
COMMAND
NEXT CMD
LS RESULT
NEXT CMD
NEXT
CODE

Related parts for MCF5307CFT66B