MCF5307CFT66B Freescale Semiconductor, MCF5307CFT66B Datasheet - Page 346

no-image

MCF5307CFT66B

Manufacturer Part Number
MCF5307CFT66B
Description
IC MPU 32BIT 66MHZ COLDF 208FQFP
Manufacturer
Freescale Semiconductor
Series
MCF530xr
Datasheets

Specifications of MCF5307CFT66B

Core Processor
Coldfire V3
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
DMA, POR, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-FQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5307CFT66B
Manufacturer:
FREESCAL
Quantity:
154
Part Number:
MCF5307CFT66B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Parallel Port Operation
15.1.2 Port A Data Direction Register (PADDR)
The PADDR determines the signal direction of each parallel port pin programmed as a
general-purpose I/O port in the PAR.
Table 15-2 describes PADDR fields.
15.1.3 Port A Data Register (PADAT)
The PADAT value for inputs corresponds to the logic level at the pin; for outputs, the value
corresponds to the logic level driven onto the pin. Note the following:
PP[15:8]/
A[31:24]
TIP/PP7
DREQ[1:0]/
PP[6:5]
TM[2:0]/
PP[4:2]]
TT[1:0]/
PP[1:0]
15-2
15–0
Bits
• PADAT has no effect on pins not configured for general-purpose I/O.
• PADAT settings do not affect inputs. PADAT bit values determine the corresponding
Pin
logic levels of pins configured as outputs.
Address
PADDR
Name
Reset
Field
R/W
MSB of the address bus/parallel port. Programmed through PAR[15–8]. If a PAR bit is 0, the associated
pin functions as a parallel port signal. If a bit is 1, the pin functions as an address bus signal. If all pins
are address signals, as much as 4 Gbytes of memory space are available.
Transfer-in-progress output/parallel port bit 7. Programmed through PAR[7]. Assertion indicates a bus
transfer is in progress; negation indicates an idle bus cycle if the bus is still granted to the processor.
Note that TIP is held asserted on back-to-back bus cycles.
DMA request inputs/two bits of the parallel port. Programmed through PAR[6–5]. These inputs are
asserted by a peripheral device to request a DMA transfer.
Transfer type outputs/parallel port bits 4–2. Programmed through PAR[4–2]. For DMA transfers, these
signals provide acknowledge information. For emulation transfers, TM[2:0] indicate user or data transfer
types. For CPU space transfers, TM[2:0] are low. For interrupt acknowledge transfers, TM[2:0] carry the
interrupt level being acknowledged.
Transfer type outputs/parallel port bits 1–0. Programmed through PAR[1–0].
When the MCF5307 is bus master, it outputs these signals. They indicate the current bus access type.
15
Data direction bits. Each data direction bit selects the direction of the signal as follows:
0 Signal is defined as an input.
1 Signal is defined as an output.
Figure 15-2. Port A Data Direction Register (PADDR)
Table 15-1. Parallel Port Pin Descriptions
Freescale Semiconductor, Inc.
Table 15-2. PADDR Field Description
For More Information On This Product,
Go to: www.freescale.com
MCF5307 User’s Manual
Address MBAR + 0x244
0000_0000_0000_0000
Description
PADDR
Description
R/W
0

Related parts for MCF5307CFT66B