MCF5307CFT66B Freescale Semiconductor, MCF5307CFT66B Datasheet - Page 170

no-image

MCF5307CFT66B

Manufacturer Part Number
MCF5307CFT66B
Description
IC MPU 32BIT 66MHZ COLDF 208FQFP
Manufacturer
Freescale Semiconductor
Series
MCF530xr
Datasheets

Specifications of MCF5307CFT66B

Core Processor
Coldfire V3
Core Size
32-Bit
Speed
66MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
DMA, POR, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
208-FQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5307CFT66B
Manufacturer:
FREESCAL
Quantity:
154
Part Number:
MCF5307CFT66B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Motorola-Recommended BDM Pinout
For BDM commands that access memory, the debug module requests the processor’s local
bus. The processor responds by stalling the instruction fetch pipeline and waiting for
current bus activity to complete before freeing the local bus for the debug module to
perform its access. After the debug module bus cycle, the processor reclaims the bus.
Breakpoint registers must be carefully configured in a development system if the processor
is executing. The debug module contains no hardware interlocks, so TDR should be
disabled while breakpoint registers are loaded, after which TDR can be written to define the
exact trigger. This prevents spurious breakpoint triggers.
Because there are no hardware interlocks in the debug unit, no BDM operations are allowed
while the CPU is writing the debug’s registers (DSCLK must be inactive).
5.7 Motorola-Recommended BDM Pinout
The ColdFire BDM connector, Figure 5-44, is a 26-pin Berg connector arranged 2 x 13.
5.8 Processor Status, DDATA Definition
This section specifies the ColdFire processor and debug module’s generation of the
processor status (PST) and debug data (DDATA) output on an instruction basis. In general,
the PST/DDATA output for an instruction is defined as follows:
where the {...} definition is optional operand information defined by the setting of the CSR.
5-42
• Read/write address and data registers
• Read/write control registers
Developer reserved
1
2
Motorola reserved
Pins reserved for BDM developer use.
Supplied by target
Pad-Voltage
Core-Voltage
DDATA2
DDATA0
RESET
PST2
PST0
GND
GND
GND
GND
PST = 0x1, {PST = [0x89B], DDATA= operand}
Figure 5-44. Recommended BDM Connector
1
2
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
MCF5307 User’s Manual
1
3
5
7
9
11
13
15
17
19
21
23
25
10
12
14
16
18
20
22
24
26
2
4
6
8
BKPT
DSCLK
Developer reserved
DSI
DSO
PST3
PST1
DDATA3
DDATA1
GND
Motorola reserved
CLK_CPU
TA
1

Related parts for MCF5307CFT66B