DS3181 Maxim Integrated Products, DS3181 Datasheet - Page 276

no-image

DS3181

Manufacturer Part Number
DS3181
Description
Network Controller & Processor ICs DS3-E3 ATM-Packet PH Y with Built-in Line
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS3181

Product
Framer
Number Of Transceivers
1
Data Rate
44.736 Mbps
Supply Voltage (max)
3.465 V
Supply Voltage (min)
3.135 V
Supply Current (max)
280 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Package / Case
TEBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS3181+
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3181N+
Manufacturer:
Maxim Integrated
Quantity:
10 000
12.10 DS3/E3 Framer
12.10.1 Transmit DS3
The transmit DS3 uses two registers.
Table 12-33. Transmit DS3 Framer Register Map
12.10.1.1 Register Bit Descriptions
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit #
Name
Default
Bit 12: P-bit Generation Enable (PBGE) – When 0, Transmit Frame Processor P-bit generation is disabled. If
transmit frame generation is also disabled, the P-bit overhead periods in the incoming DS3 signal will be passed
through to overhead insertion. When 1, Transmit Frame Processor P-bit generation is enabled. The P-bit overhead
periods in the incoming DS3 signal will be overwritten even if transmit frame generation is disabled
Bit 11: Transmit DS3 Idle Signal (TIDLE) –
Bit 10: C-bit Generation Disable (CBGD) (M23 mode only) – When 0, Transmit Frame Processor C-bit
generation is enabled. The C-bit overhead periods in the incoming M23 DS3 signal will be overwritten with zeros.
When 1, Transmit Frame Processor C-bit generation is disabled. The C-bit overhead periods in the incoming M23
DS3 signal will be treated as payload, and passed through to overhead insertion. This bit is ignored in C-bit DS3
mode. Note: If CBGD = 1, PORT.CR1.NAD must also be set to 1.
Bit 5: Transmit FEBE Error (TFEBE) – When automatic far-end block error generation is defeated (AFEBED = 1),
the inverse of this bit is inserted into the bits C
indicates a far-end block error. This bit is ignored in M23 DS3 mode.
Bit 4: Automatic FEBE Defeat (AFEBED) – When 0, a far-end block error is automatically generated based upon
the receive parity errors. When 1, a far-end block error is inserted from the register bit TFEBE. This bit is ignored in
M23 DS3 mode.
Bit 3: Transmit RDI Alarm (TRDI) – When automatic RDI generation is defeated (ARDID = 1), the inverse of this
bit is inserted into the X-bits (X
Bit 2: Automatic RDI Defeat (ARDID) – When 0, the RDI is automatically generated based received DS3 alarms.
When 1, the RDI is inserted from the register bit TRDI.
(1,3,5,7)1Ch
(1,3,5,7)1Ah
(1,3,5,7)1Eh
(1,3,5,7)18h
ADDRESS
0 = Transmit DS3 Idle signal is not inserted
1 = Transmit DS3 Idle signal is inserted into the DS3 frame.
15
0
7
0
REGISTER
T3.TEIR
T3.TCR
14
0
6
0
1
T3 Transmit Control Register
T3 Transmit Error Insertion Register
Reserved
Reserved
and X
T3.TCR
T3 Transmit Control Register
(1,3,5,7)18h
REGISTER DESCRIPTION
2
). Note: an RDI value of zero (TRDI=1) indicates an alarm.
TFEBE
13
0
5
0
41
, C
42
AFEBED
PBGE
, and C
12
0
0
4
276
43
. Note: a far-end block error value of zero (TFEBE=1)
TIDLE
TRDI
11
0
3
0
ARDID
CBGD
10
0
2
0
TFGC
9
0
1
0
TAIS
8
0
0
0

Related parts for DS3181