DF61654N50FTV Renesas Electronics America, DF61654N50FTV Datasheet - Page 700

IC H8SX/1654 MCU FLASH 120TQFP

DF61654N50FTV

Manufacturer Part Number
DF61654N50FTV
Description
IC H8SX/1654 MCU FLASH 120TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8SX/1600r
Datasheet

Specifications of DF61654N50FTV

Core Processor
H8SX
Core Size
32-Bit
Speed
50MHz
Connectivity
I²C, IrDA, SCI, SmartCard, USB
Peripherals
DMA, PWM, WDT
Number Of I /o
75
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
120-TQFP, 120-VQFP
For Use With
HS0005KCU11H - EMULATOR E10A-USB H8S(X),SH2(A)3DK1657 - DEV EVAL KIT FOR H8SX/1657
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF61654N50FTV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 15 USB Function Module (USB)
15.3.10 EP0i Data Register (EPDR0i)
EPDR0i is an 8-byte transmit FIFO buffer for endpoint 0. EPDR0i holds one packet of transmit
data for control-in. Transmit data is fixed by writing one packet of data and setting EP0iPKTE in
the trigger register. When an ACK handshake is returned from the host after the data has been
transmitted, EP0iTS in interrupt flag register 0 is set. This FIFO buffer can be initialized by means
of EP0iCLR in the FCLR register.
Rev.1.00 Sep. 08, 2005 Page 650 of 966
REJ09B0219-0100
Bit
7
6, 5
4
3
2
1
0
Bit
7 to 0
Bit
Bit Name
Initial Value
R/W
Bit Name
SSRSME
SURSE
CFDN
SETCE
SETIE
Bit Name
D7 to D0
Undefined
D7
W
7
Undefined
0
0
0
0
Initial
Value
All 0
0
0
Initial
Value
Undefined W
D6
W
6
Undefined
R/W
R/W
R/W
R/W
R/W
R
R/W
R/W
R/W
D5
W
5
Description
Resume Detection for Software Standby Cancel
For the details of the operation, see section 15.5.3,
Suspend and Resume Operations.
Reserved
These bits are always read as 0. The write value
should always be 0.
Suspend/Resume Detection
For the details of the operation, see section 15.5.3,
Suspend and Resume Operations.
End Point Information Load End
Reserved
This bit is always read as 0. The write value should
always be 0.
Set_Configuration Command Detection
Set_Interface Command Detection
Description
Data register for control-in transfer
Undefined
D4
W
4
Undefined
D3
W
3
Undefined
D2
W
2
Undefined
D1
W
1
Undefined
D0
W
0

Related parts for DF61654N50FTV