DF2211NP24V Renesas Technology / Hitachi Semiconductor, DF2211NP24V Datasheet - Page 322

no-image

DF2211NP24V

Manufacturer Part Number
DF2211NP24V
Description
H8S/2200 Series, 2212 Group, USB, RTC, HSS TNP-64B; Vcc= 2.7 to 3.6 volts, Temp= -20 to 75 C; Package: PVQN0064LB-A
Manufacturer
Renesas Technology / Hitachi Semiconductor
Datasheet
8.12.1
PGDDR specifies input or output for the pins of the port G.
Since PGDDR is a write-only register, the bit manipulation instructions must not be used to write
PGDDR. For details, see section 2.9.4, Accessing Registers Containing Write-Only Bits.
Notes: 1. The initial value becomes 1 in modes 4 and 5 and 0 in modes 6 and 7.
Rev.7.00 Dec. 24, 2008 Page 268 of 698
REJ09B0074-0700
Bit
7 to
5
4
3
2
1
0
Bit Name
PG4DDR*
PG3DDR*
PG2DDR*
PG1DDR
PG0DDR*
2. Reserved in the H8S/2212 Group. If this bit is read, an undefined value will be read.
3. Reserved in the H8S/2218 Group. If this bit is read, an undefined value will be read.
Port G Data Direction Register (PGDDR)
This bit cannot be modified.
This bit cannot be modified.
2
2
2
3
Initial Value
Undefined
0/1*
0
0
0
0
1
R/W
W
W
W
W
W
Description
Reserved
These bits are undefined and cannot be modified.
(H8S/2218 Group)
Modes 4 to 6:
Setting a PGDDR bit to 1 makes the PG4 to PG1 pins bus
control signal output pins, while clearing the bit to 0
makes the pins input ports.
Mode 7:
Setting a PGDDR bit to 1 makes the corresponding port G
pin an output port, while clearing the bit to 0 makes the
pin an input port.
(H8S/2212 Group)
Setting a PG1DDR bit to 1 makes the corresponding port
G pin an output port, while clearing the bit to 0 makes the
pin an input port.
(H8S/2212 Group)
When EMLE = 1: Pin PG0 function as the H-UDI (TDI)
pin.
When EMLE = 0: If a PG0DDR bit is set to 1, pin PG0
function as output ports. If a PG0DDR bit is cleared to 0,
pin PG0 function as input ports.

Related parts for DF2211NP24V