H8S-2350 RENESAS [Renesas Technology Corp], H8S-2350 Datasheet - Page 16

no-image

H8S-2350

Manufacturer Part Number
H8S-2350
Description
16-Bit Single-Chip Microcomputer
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Rev. 3.00 Sep 15, 2006 page xvi of xxxiv
Item
B.2 Functions
C.13 Port G Block
Diagram
Figure C.13 (c-2)
H8S/2350 Port G Block
Diagram (Pin PG4)
D.2 Port States in Each
Mode [H8S/2350]
Table D.2 I/O Port
States in Each
Processing State
(H8S/2350)
Page
846
923
924
975
980
981
982
Revision (See Manual for Details)
Figure amended
BCRL H'FED5 Bus Controller
Figure amended
TMDR1 H'FFE1 TPU1
(Before) 1 Phase counting mode 4
mode 4
Figure amended
TIORL H'FFE2 TPU1
Figure C.13 (c-2) amended
Mode 1/2/4/5/6
Description in MCU operating mode in table D.2 amended
Port D 1, 4, 5
PF
PG
DACK Timing Select
TGR1B I/O Control
Legend: *: Don’t care
0
1
0
1
0
0
/BREQ 1, 4, 5
/CAS (Before) 1 to 3, 7
When DMAC single address transfer is performed in
DRAM space, full access is always executed DACK
signal goes low from T
Burst access is possible when DMAC single address
transfer is performed in DRAM space DACK signal
goes low from T
0
1
0
1
0
1
0
1
0
1
*
0
1
0
1
0
1
0
1
0
1
*
*
TGR1B
is output
compare
register
TGR1B
is input
capture
register
c1
or T
r
2
or T
cycle
Output disabled
Initial output is
0 output
Output disabled
Initial output is
1 output
Capture input
source is
TIOCB 1 pin
Capture input
source is TGR0B
compare match/
input capture
1
cycle
0 output at compare match
1 output at compare match
Toggle output at compare match
0 output at compare match
1 output at compare match
Toggle output at compare match
Input capture at rising edge
Input capture at falling edge
Input capture at both edges
Input capture at generation of
TGR0B compare match/input
capture
(After) 1
(After) Phase counting

Related parts for H8S-2350