H8S-2350 RENESAS [Renesas Technology Corp], H8S-2350 Datasheet - Page 28

no-image

H8S-2350

Manufacturer Part Number
H8S-2350
Description
16-Bit Single-Chip Microcomputer
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
11.3 Operation........................................................................................................................... 520
11.4 Usage Notes ...................................................................................................................... 529
Section 12 Watchdog Timer (WDT)
12.1 Overview........................................................................................................................... 531
12.2 Register Descriptions ........................................................................................................ 534
12.3 Operation........................................................................................................................... 540
12.4 Interrupts ........................................................................................................................... 543
12.5 Usage Notes ...................................................................................................................... 543
Section 13 Serial Communication Interface (SCI)
13.1 Overview........................................................................................................................... 545
13.2 Register Descriptions ........................................................................................................ 550
Rev. 3.00 Sep 15, 2006 page xxviii of xxxiv
11.2.9 Module Stop Control Register (MSTPCR) .......................................................... 519
11.3.1 Overview.............................................................................................................. 520
11.3.2 Output Timing...................................................................................................... 521
11.3.3 Normal Pulse Output............................................................................................ 522
11.3.4 Non-Overlapping Pulse Output............................................................................ 524
11.3.5 Inverted Pulse Output........................................................................................... 527
11.3.6 Pulse Output Triggered by Input Capture ............................................................ 528
12.1.1 Features................................................................................................................ 531
12.1.2 Block Diagram ..................................................................................................... 532
12.1.3 Pin Configuration................................................................................................. 533
12.1.4 Register Configuration ......................................................................................... 533
12.2.1 Timer Counter (TCNT)........................................................................................ 534
12.2.2 Timer Control/Status Register (TCSR) ................................................................ 534
12.2.3 Reset Control/Status Register (RSTCSR) ............................................................ 536
12.2.4 Notes on Register Access..................................................................................... 538
12.3.1 Watchdog Timer Operation ................................................................................. 540
12.3.2 Interval Timer Operation ..................................................................................... 541
12.3.3 Timing of Setting Overflow Flag (OVF).............................................................. 541
12.3.4 Timing of Setting of Watchdog Timer Overflow Flag (WOVF).......................... 542
12.5.1 Contention between Timer Counter (TCNT) Write and Increment ..................... 543
12.5.2 Changing Value of CKS2 to CKS0 ...................................................................... 544
12.5.3 Switching between Watchdog Timer Mode and Interval Timer Mode ................ 544
12.5.4 System Reset by WDTOVF Signal ...................................................................... 544
12.5.5 Internal Reset in Watchdog Timer Mode ............................................................. 544
13.1.1 Features................................................................................................................ 545
13.1.2 Block Diagram ..................................................................................................... 547
13.1.3 Pin Configuration................................................................................................. 548
13.1.4 Register Configuration ......................................................................................... 549
.............................................................................. 531
..................................................... 545

Related parts for H8S-2350