H8S-2350 RENESAS [Renesas Technology Corp], H8S-2350 Datasheet - Page 651

no-image

H8S-2350

Manufacturer Part Number
H8S-2350
Description
16-Bit Single-Chip Microcomputer
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Bit 4—Error Signal Status (ERS): In Smart Card interface mode, bit 4 indicates the status of the
error signal sent back from the receiving end in transmission. Framing errors are not detected in
Smart Card interface mode.
Note: Clearing the TE bit in SCR to 0 does not affect the ERS flag, which retains its previous
Bits 3 to 0—Operate in the same way as for the normal SCI. For details, see section 13.2.7, Serial
Status Register (SSR).
However, the setting conditions for the TEND bit, are as shown below.
Note: etu: Elementary Time Unit (time for transfer of 1 bit)
Bit 4
ERS
0
1
Bit 2
TEND
0
1
state.
Description
Indicates that data was received normally and no error signal was sent
[Clearing conditions]
Indicates that an error signal was sent from the receiving side showing that a parity
error was detected
[Setting condition]
When the low level of the error signal is sampled
Description
Indicates data transmission in progress
[Clearing conditions]
Indicates that data transmission in finished
[Setting conditions]
Upon reset, and in standby mode or module stop mode
When 0 is written to ERS after reading ERS = 1
When 0 is written to TDRE after reading TDRE = 1
When the DMAC or DTC is activated by a TXI interrupt and write data to TDR
Upon reset, and in standby mode or module stop mode
When the TE bit in SCR is 0 and the ERS bit is also 0
When TDRE = 1 and ERS = 0 (normal transmission) 2.5 etu after transmission of a
1-byte serial character when GM = 0
When TDRE = 1 and ERS = 0 (normal transmission) 1.0 etu after transmission of a
1-byte serial character when GM = 1
Rev. 3.00 Sep 15, 2006 page 617 of 988
Section 14 Smart Card Interface
REJ09B0330-0300
(Initial value)
(Initial value)

Related parts for H8S-2350