R0K572030S000BE Renesas Electronics America, R0K572030S000BE Datasheet - Page 392

KIT DEV FOR SH7203

R0K572030S000BE

Manufacturer Part Number
R0K572030S000BE
Description
KIT DEV FOR SH7203
Manufacturer
Renesas Electronics America
Series
Renesas Starter Kits (RSK)r
Type
MCUr
Datasheets

Specifications of R0K572030S000BE

Contents
CPU Board, LCD Module, E10A-Lite Emulator, Cable, QuickStart Guide and CD-ROM
Silicon Manufacturer
Renesas
Kit Contents
Board
Silicon Family Name
SH7203
Silicon Core Number
R5S72030W200FP
Tool / Board Applications
General Purpose MCU, MPU, DSP, DSC
Mcu Supported Families
SH7203
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
For Use With/related Products
SH7203
Lead Free Status / Rohs Status
Compliant
Section 9 Bus State Controller (BSC)
9.5.7
The burst ROM (clocked asynchronous) interface is used to access a memory with a high-speed
read function using a method of address switching called the burst mode or page mode. In a burst
ROM (clocked asynchronous) interface, basically the same access as the normal space is
performed, but the 2nd and subsequent access cycles are performed only by changing the address,
without negating the RD signal at the end of the 1st cycle. In the 2nd and subsequent access
cycles, addresses are changed at the falling edge of the CKIO.
For the 1st access cycle, the number of wait cycles specified by the W3 to W0 bits in CSnWCR is
inserted. For the 2nd and subsequent access cycles, the number of wait cycles specified by the W1
to W0 bits in CSnWCR is inserted.
In the access to the burst ROM (clocked asynchronous), the BS signal is asserted only to the first
access cycle. An external wait input is valid only to the first access cycle.
In the single access or write access that does not perform the burst operation in the burst ROM
(clocked asynchronous) interface, access timing is same as a normal space.
Table 9.20 lists a relationship between bus width, access size, and the number of bursts. Figure
9.35 shows a timing chart.
Table 9.20 Relationship between Bus Width, Access Size, and Number of Bursts
Rev. 3.00 Sep. 28, 2009 Page 360 of 1650
REJ09B0313-0300
Bus Width
8 bits
16 bits
Burst ROM (Clocked Asynchronous) Interface
Access Size
8 bits
16 bits
32 bits
16 bytes
8 bits
16 bits
32 bits
16 bytes
CSnWCR. BST[1:0] Bits Number of Bursts Access Count
Not affected
Not affected
Not affected
00
01
Not affected
Not affected
Not affected
00
01
10*
1
2
4
16
4
1
1
2
8
2
4
2, 4, 2
1
1
1
1
4
1
1
1
1
4
2
3

Related parts for R0K572030S000BE