EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 1006
EP4SGX360FH29C3N
Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.EP4SGX110DF29C3N.pdf
(432 pages)
4.EP4SGX110DF29C3N.pdf
(22 pages)
5.EP4SGX110DF29C3N.pdf
(30 pages)
6.EP4SGX110DF29C3N.pdf
(72 pages)
Specifications of EP4SGX360FH29C3N
Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Company:
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
- EP4SGX110DF29C3N PDF datasheet
- EP4SGX110DF29C3N PDF datasheet #2
- EP4SGX110DF29C3N PDF datasheet #3
- EP4SGX110DF29C3N PDF datasheet #4
- EP4SGX110DF29C3N PDF datasheet #5
- EP4SGX110DF29C3N PDF datasheet #6
- Current page: 1006 of 1154
- Download datasheet (32Mb)
1–48
Table 1–14. MegaWizard Plug-In Manager Options (Protocol Settings —GIGE and XAUI) (Part 2 of 3)
Stratix IV Device Handbook Volume 3
Create an rx_disperr port to
indicate 8B/10B decoder has
detected a disparity error.
Create a tx_invpolarity port to
allow Transmitter polarity inversion.
Create an rx_runningdisp port to
indicate the current running
disparity of the 8B/10B decoded
byte.
Create an rx_rmfifofull port to
indicate when the rate match FIFO
is full.
Create an rx_rmfifoempty port to
indicate when the rate match FIFO
is empty.
Create an
rx_rmfifodatainserted port to
indicate when data is inserted in the
rate match FIFO.
Create an rx_rmfifodatadeleted
port to indicate when data is deleted
in the rate match FIFO.
ALTGX Setting
This is an output status signal that the 8B/10B
decoder forwards to the FPGA fabric.This signal is
asserted high if the received 10-bit code or data
group has a disparity error. When this signal goes
high, rx_errdetect also is asserted high.
This optional port allows you to dynamically
reverse the polarity of every bit of the data word
fed to the serializer in the transmitter data path.
Use this option when the positive and negative
signals of the differential output from the
transmitter (tx_dataout) are erroneously
swapped on the board.
This is an output status signal that the 8B/10B
decoder forwards to the FPGA fabric. This signal
is asserted high when the current running
disparity of the 8B/10B decoded byte is negative.
This signal is low when the current running
disparity of the 8B/10B decoded byte is positive.
This option creates the output port
rx_rmfifofull. It is a status flag that the rate
match block forwards to the FPGA fabric. This
indicates when the rate match FIFO block is full
(20 words). This signal remains high as long as
the FIFO is full and is asynchronous to the
receiver data path.
This option creates the output port
rx_rmfifoempty. It is a status flag that the rate
match block forwards to the FPGA fabric. This
indicates when the rate match FIFO block is empty
(five words). This signal remains high as long as
the FIFO is empty and is asynchronous to the
receiver data path.
This option creates the output port
rx_rmfifodatainserted flag. It is a status flag
that the rate match block forwards to the FPGA
fabric. The rx_rmfifodatainserted flag is
asserted when a rate match pattern byte is
inserted to compensate for the PPM difference in
reference clock frequencies between the
upstream transmitter and the local receiver.
This option creates the output port
rx_rmfifodatadeleted. It is a status flag that
the rate match block forwards to the FPGA fabric.
The rx_rmfifodatadeleted flag is asserted
when a rate match pattern byte is deleted to
compensate for the PPM difference in reference
clock frequencies between the upstream
transmitter and the local receiver.
Description
Chapter 1: ALTGX Transceiver Setup Guide for Stratix IV Devices
“8B/10B Decoder” section in the
Transceiver Architecture in
Stratix IV Devices
“Transmitter Polarity Inversion”
section in the
Architecture in Stratix IV Devices
chapter.
“Rate Match (Clock Rate
Compensation) FIFO” section in
the
Stratix IV Devices
“Rate Match (Clock Rate
Compensation) FIFO” section in
the
Stratix IV Devices
“Rate Match (Clock Rate
Compensation) FIFO” section in
the
Stratix IV Devices
“Rate Match (Clock Rate
Compensation) FIFO” section in
the
Stratix IV Devices
Transceiver Architecture in
Transceiver Architecture in
Transceiver Architecture in
Transceiver Architecture in
February 2011 Altera Corporation
Reference
Transceiver
—
chapter.
chapter.
chapter.
chapter.
chapter.
Protocol Settings
Related parts for EP4SGX360FH29C3N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: