EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 782

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
3–28
Stratix IV Device Handbook Volume 2: Transceivers
Figure 3–13
gxb_powerdown and pll_powerdown ports for channels 0 to 4 and channels 5 and 6 are
driven from the same logic.
Figure 3–13. Combined Channels After Compilation for Example 5
If you connect each of the seven bits of the gxb_powerdown and pll_powerdown ports to
different reset control logic, the Quartus II software requires seven transceiver blocks
to combine the seven channels in the instance.
shows the conditions after compilation. In this example, the
RX
Transceiver Block1
RX
RX
RX
RX
RX
RX
Transceiver Block0
Inst0: Channel 3
Inst0: Channel 2
Inst0: Channel 4
Inst0: Channel 5
Inst0: Channel 0
Inst0: Channel 1
Inst0: Channel 6
Chapter 3: Configuring Multiple Protocols and Data Rates in Stratix IV Devices
TX
TX
TX
TX
TX
TX
TX
Combining Transceiver Channels in Basic (PMA Direct) Configurations
CMU PLL
CMU PLL
February 2011 Altera Corporation

Related parts for EP4SGX360FH29C3N