EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 370

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
10–36
Figure 10–16. JTAG Configuration of a Single Device Using a Download Cable
Notes to
(1) Connect the pull-up resistor to the same supply voltage as the USB Blaster, MasterBlaster (VIO pin), ByteBlaster II, ByteBlasterMV, or
(2) Connect the nCONFIG and MSEL[2..0] pins to support a non-JTAG configuration scheme. If you only use the JTAG configuration, connect
(3) Pin 6 of the header is a V
(4) You must connect nCE to GND or driven low for successful JTAG configuration.
(5) The pull-up resistor value can vary from 1 k to 10 kΩ.
Stratix IV Device Handbook Volume 1
EthernetBlaster cable. The voltage supply can be connected to the V
nCONFIG to V
this value, refer to the
this pin is a no connect.
Figure
10–16:
CCPGM
and MSEL[2..0] to GND. Pull DCLK either high or low, whichever is convenient on your board.
MasterBlaster Serial/USB Communications Cable User
V
During JTAG configuration, you can download data to the device on the PCB through
the USB Blaster, MasterBlaster, ByteBlaster II, EthernetBlaster, or ByteBlasterMV
download cable. Configuring devices through a cable is similar to programming
devices in-system, except you must connect the TRST pin to V
the TAP controller is not reset.
Figure 10–16
download cable.
CCPGM
IO
reference voltage for the MasterBlaster output driver. V
10
V
CCPGM
GND
10
(2)
(2)
(2)
N.C.
shows JTAG configuration of a single Stratix IV device when using a
Chapter 10: Configuration, Design Security, and Remote System Upgrades in Stratix IV Devices
nCE
nCE0
CONF_DONE
nCONFIG
MSEL[2..0]
DCLK
nSTATUS
Stratix IV Device
(4)
TRST
TDO
TMS
TCK
TDI
CCPD
V
CCPD
V
(5)
of the device.
CCPD
(1)
V
Guide. In the USB-Blaster, ByteBlaster II, and ByteBlasterMV cable,
CCPD
(1)
(5)
IO
(1)
1
must match the device’s V
GND
Pin 1
10-Pin Male Header
Download Cable
(JTAG Mode)
(Top View)
GND
V
CCPD
V
IO
CCPD
(1)
(3)
CCPD
GND
April 2011 Altera Corporation
. For more information about
. This ensures that
JTAG Configuration

Related parts for EP4SGX360FH29C3N