EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 882

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
5–36
Figure 5–21. Option 3 for Receiver Core Clocking (Channel and CMU PLL Reconfiguration Mode)
Stratix IV Device Handbook Volume 2: Transceivers
FPGA Fabric
rx_clkout[1]
rx_clkout[0]
Low-speed parallel clock generated by the local divider of the transceiver
High-speed serial clock generated by the CMU0 PLL
High-speed serial clock generated by the CMU1 PLL
Figure 5–21
receiver channels of a transceiver block.
This section describes the ALTGX MegaWizard Plug-In Manager settings related to
the FPGA fabric-transceiver channel interface data width when you select and
activate channel and CMU PLL reconfiguration mode. You must set up the FPGA
fabric-transceiver channel interface data width when functional mode reconfiguration
involves:
You can set up the FPGA fabric-transceiver channel interface data width by enabling
the Channel Interface option in the Modes screen.
Enable the Channel Interface option if the reconfiguration channel has:
changes in the FPGA fabric-transceiver channel data width
enables and disables the static PCS blocks of the transceiver channel
changed the FPGA fabric-transceiver channel interface data width
changed the input control signals and output status signals
FPGA Fabric-Transceiver Channel Interface Selection
OR
OR
shows the respective rx_clkout of each channel clocking the respective
Transceiver Block
TX0 (2 Gbps)
TX1 (2 Gbps)
RX0
RX1
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Modes Implementation
CMU0 PLL
CMU1 PLL
February 2011 Altera Corporation

Related parts for EP4SGX360FH29C3N