EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 761

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
Chapter 3: Configuring Multiple Protocols and Data Rates in Stratix IV Devices
Sharing CMU PLLs
February 2011 Altera Corporation
Table 3–3. ALTGX MegaWizard Plug-In Manager Settings for Example 1
You can force the placement of the transceiver channels to a specific transceiver block
by assigning pins to tx_dataout and rx_datain. Otherwise, the Quartus II software
selects a transceiver bank.
Figure 3–1
combines the transceiver channel instances. Because the RX CDR is not shared
between channels, only the CMU PLL is shown.
Note to
(1) The Specify base data rate option is 4.25 Gbps for all four instances. Given that the CMU PLL bandwidth setting
and input reference clock are the same and that the pll_powerdown ports are driven from the same logic or pin,
the Quartus II software shares a single CMU PLL that runs at 4.25 Gbps.
Table
Instance
inst3
and
3–3:
Figure 3–2
What is the effective data rate?
Specify base data rate
show the scenario before and after the Quartus II software
General Screen Option
Stratix IV Device Handbook Volume 2: Transceivers
Setting (Gbps)
4.25
4.25
(1)
3–7

Related parts for EP4SGX360FH29C3N