EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 132

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
5–16
Stratix IV Device Handbook Volume 1
f
1
You can set the input clock sources and the clkena signals for the GCLK and RCLK
network multiplexers through the Quartus II software using the ALTCLKCTRL
megafunction. You can also enable or disable the dedicated external clock output pins
using the ALTCLKCTRL megafunction.
clock control block.
When using the ALTCLKCTRL megafunction to implement dynamic clock source
selection, the inputs from the clock pins feed the inclk[0..1] ports of the multiplexer,
while the PLL outputs feed the inclk[2..3] ports. You can choose from among these
inputs using the CLKSELECT[1..0] signal.
For more information, refer to the
User
Figure 5–13. Stratix IV External PLL Output Clock Control Block
Notes to
(1) When the device is operation in user mode, you can only set the clock select signals through a configuration file (.sof
(2) The clock control block feeds to a multiplexer within the PLL_<#>_CLKOUT pin’s IOE. The PLL_<#>_CLKOUT
or .pof) and cannot be dynamically controlled.
pin is a dual-purpose pin. Therefore, this multiplexer selects either an internal signal or the output of the clock control
block.
Guide.
Figure
5–13:
IOE
Internal
Logic
(2)
PLL_<#>_CLKOUT pin
7 or 10
Clock Control Block (ALTCLKCTRL) Megafunction
PLL Counter
Outputs
Enable/
Disable
Figure 5–13
Chapter 5: Clock Networks and PLLs in Stratix IV Devices
Internal
Static Clock
Select (1)
Logic
Static Clock Select
shows the external PLL output
(1)
Clock Networks in Stratix IV Devices
February 2011 Altera Corporation

Related parts for EP4SGX360FH29C3N