EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 482

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
1–38
Stratix IV Device Handbook Volume 2: Transceivers
f
Figure 1–34. DC-Coupled Link
The Stratix IV GX and GT transmitter can be DC-coupled to a Stratix IV GX and GT
receiver for the entire operating data rate range of Stratix IV GX, from 600 Mbps to
8.5 Gbps.
The Stratix IV GT transmitter can be DC-coupled to the Stratix IV GT receiver for the
entire data rate range of 600 Mbps to 11.3 Gbps with Tx Vcm = 0.65 V and
Rx Vcm = 0.82 V.
For more information on the DC coupling capabilities of the Stratix IV GT device,
refer to
The Stratix IV GX and GT transmitter buffers have a built-in receiver detection circuit
for use in the PCIe mode for Gen1 and Gen2 data rates. This circuit detects if there is a
receiver downstream by sending out a pulse on the common mode of the transmitter
and monitoring the reflection. This mode requires the transmitter buffer to be
tri-stated (in Electrical Idle mode), OCT utilization, and a 125 MHz fixedclk signal.
You can enable this feature in PCIe mode by setting the tx_forceelecidle and
tx_detectrxloopback ports to 1'b1. Receiver detect circuitry is active only in the P1
power state.
For more information about power states, refer to the PCIe 2.0 specification.
In the P1 power state, the transmitter output buffer is tri-stated because the
transmitter output buffer is in electrical idle. A high on the tx_detectrxloopback port
triggers the receiver detect circuitry to alter the transmitter output buffer V
sudden change in V
transmitter buffer output. If a receiver (that complies with PCIe input impedance
requirements) is present at the far end, the time constant of the step voltage is higher.
If a receiver is not present or is powered down, the time constant of the step voltage is
lower. The receiver detect circuitry snoops the transmitter buffer output for the time
constant of the step voltage to detect the presence of the receiver at the far end. A high
PCIe Receiver Detect
Table 1–23 on page
Transmitter
TX Termination
CM
effectively appears as a step voltage at the tri-stated
TX
V
CM
1–48.
Physical Medium
Physical Medium
Chapter 1: Transceiver Architecture in Stratix IV Devices
RX
V
CM
February 2011 Altera Corporation
RX Termination
Transceiver Block Architecture
Receiver
CM
. The

Related parts for EP4SGX360FH29C3N