EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 662

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
1–218
Table 1–74. Stratix IV GX and GT ALTGX Megafunction Ports: Receiver Ports (Part 7 of 7)
Table 1–75. Stratix IV GX and GT ALTGX Megafunction Ports: CMU (Part 1 of 2)
Stratix IV Device Handbook Volume 2: Transceivers
rx_locktorefclk
rx_signaldetect
rx_seriallpbken
pll_inclk
pll_locked
Port Name
Port Name
Table 1–75
Output
Output
Input/
Input
Output
Output
Input/
Input
Input
lists the ALTGX megafunction CMU ports.
Clock Domain
Asynchronous
Clock signal
Asynchronous
Asynchronous
Asynchronous
signal
Clock Domain
signal
signal
signal
Input reference clock for the CMU phase-locked
loop.
CMU PLL lock indicator.
A high level—the CMU PLL is locked to the
input reference clock.
A low level—the CMU PLL is not locked to the
input reference clock.
Receiver CDR lock-to-reference mode control
signal.
The rx_locktorefclk signal, along with the
rx_locktodata signal, controls whether the
receiver CDR is in automatic (0/0),
lock-to-reference (0/1), or lock-to-data (1/x)
mode.
Signal threshold detect indicator.
Serial loopback control port.
Available in Basic functional mode when the
8B/10B Encoder/Decoder is selected.
Available in PCIe mode.
A high level—that the signal present at the
receiver input buffer is above the
programmed signal detection threshold
value.
If the electrical idle inference block is
disabled in PCIe mode, the
rx_signaldetect signal is inverted and
driven on the pipeelecidle port.
0–normal datapath, no serial loopback
1–serial loopback
Chapter 1: Transceiver Architecture in Stratix IV Devices
Description
Description
February 2011 Altera Corporation
Transceiver Port Lists
Transceiver
Transceiver
Scope
block
block
Channel
Channel
Channel
Scope

Related parts for EP4SGX360FH29C3N