EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 598
EP4SGX360FH29C3N
Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.EP4SGX110DF29C3N.pdf
(432 pages)
4.EP4SGX110DF29C3N.pdf
(22 pages)
5.EP4SGX110DF29C3N.pdf
(30 pages)
6.EP4SGX110DF29C3N.pdf
(72 pages)
Specifications of EP4SGX360FH29C3N
Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Company:
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
- EP4SGX110DF29C3N PDF datasheet
- EP4SGX110DF29C3N PDF datasheet #2
- EP4SGX110DF29C3N PDF datasheet #3
- EP4SGX110DF29C3N PDF datasheet #4
- EP4SGX110DF29C3N PDF datasheet #5
- EP4SGX110DF29C3N PDF datasheet #6
- Current page: 598 of 1154
- Download datasheet (32Mb)
1–154
Figure 1–122. Example of Mapping XGMII Characters to PCS Code Groups
Stratix IV Device Handbook Volume 2: Transceivers
T/RxD<23..16>
T/RxD<31..24>
T/RxD<15..8>
T/RxD<7..0>
Lane 0
Lane 1
Lane 2
Lane 3
The XGMII interface consists of four lanes of 8 bits. At the transmit side of the XAUI
interface, the data and control characters are converted within the XGXS into an
8B/10B encoded data stream. Each data stream is then transmitted across a single
differential pair running at 3.125 Gbps (3.75 Gbps for HiGig). At the XAUI receiver,
the incoming data is decoded and mapped back to the 32-bit XGMII format. This
provides a transparent extension of the physical reach of the XGMII and also reduces
the interface pin count.
In Stratix IV GX and GT XAUI functional mode, the interface between the transceiver
and FPGA fabric is 64 bits wide (four channels of 16 bits each) at single data rate.
XAUI functions as a self-managed interface because code group synchronization,
channel deskew, and clock domain decoupling is handled with no upper layer
support requirements. This functionality is based on the PCS code groups that are
used during the IPG time and idle periods. PCS code groups are mapped by the XGXS
to XGMII characters, as listed in
Table 1–58. XGMII Character to PCS Code-Group Mapping
Figure 1–122
code groups that are used in XAUI. The idle characters are mapped to a
pseudo-random sequence of /A/, /R/, and /K/ code groups.
Note to
(1) The values in the XGMII TXD column are in hexadecimal.
XGMII TXC
XGMII
PCS
K
K
K
K
|
|
|
|
Table
0
1
1
1
1
1
1
1
R
R
R
R
|
|
|
|
1–58:
Dp
Dp
Dp
Dp
Dp
Dp
shows an example of mapping between XGMII characters and the PCS
S
S
Dp
Dp
Dp
Dp
Dp
Dp
Dp
Dp
Any other value
XGMII TXD
00 through FF
D
D
D
D
D
D
D
D
D
D
D
D
D
D
D
D
9C
FD
07
07
FB
FE
D
D
D
D
D
D
D
D
(1)
Table
- - -
- - -
- - -
- - -
- - -
- - -
- - -
- - -
D
D
D
D
D
D
D
D
K28.0 or K28.3 or K28.5
1–58.
D
D
D
D
D
D
D
D
PCD Code Group
Chapter 1: Transceiver Architecture in Stratix IV Devices
D
D
D
D
D
D
D
D
K28.5
K28.4
K27.7
K29.7
K30.7
K30.7
Dxx,y
D
T
D
T
K
K
|
|
A
A
A
A
|
|
|
|
R
R
R
R
|
|
|
|
February 2011 Altera Corporation
R
R
R
R
|
|
|
|
Normal data transmission
Invalid XGMII character
Transceiver Block Architecture
K
K
K
K
|
|
|
|
K
K
K
K
Description
|
|
|
|
Idle in ||T||
Idle in ||I||
Sequence
Terminate
Error
Start
R
R
R
R
|
|
|
|
Related parts for EP4SGX360FH29C3N
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: