EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 179

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
Chapter 6: I/O Features in Stratix IV Devices
I/O Banks
Figure 6–2. Stratix IV GX Devices I/O Banks
Notes to
(1) Differential HSTL and SSTL outputs are not true differential outputs. They use two single-ended outputs with the second output programmed as
(2) Column I/O differential HSTL and SSTL inputs use LVDS differential input buffers without differential OCT support.
(3) Column I/O supports LVDS outputs using single-ended buffers and external resistor networks.
(4) Column I/O supports PCI/PCI-X with an on-chip clamp diode. Row I/O supports PCI/PCI-X with an external clamp diode.
(5) Clock inputs on column I/Os are powered by V
(6) Row I/O supports the true LVDS output buffer.
(7) Column and row I/O banks support LVPECL standards for input clock operation.
(8)
February 2011 Altera Corporation
inverted.
single-ended clock inputs. All outputs use the corresponding bank V
Figure 6–2
Figure
is a top view of the silicon die that corresponds to a reverse view for flip chip packages. It is a graphical representation only.
6–2:
Bank 3A
Bank 8A
I/O banks 3A, 3B & 3C support all
single-ended and differential input
and output operation.
I/O banks 8A, 8B & 8C support all
single-ended and differential input
and output operation.
Bank 3B
Bank 8B
CCCLKIN
Row I/O banks support LVTTL, LVCMOS, 2.5-V, 1.8-
V, 1.5-V, 1.2-V, SSTL-2 Class I & II, SSTL-18 Class I
& II, SSTL-15 Class I, HSTL-18 Class I & II, HSTL-15
Class I, HSTL-12 Class I, LVDS, RSDS, mini-LVDS,
differential SSTL-2 Class I & II, differential SSTL-18
Class I & II, differential SSTL-15 Class I, differential
HSTL-18 Class I & II, differential HSTL-15 Class I and
differential HSTL-12 Class I standards for input and
output operation.
SSTL-15 class II, HSTL-15 Class II, HSTL-12 Class II,
differential SSTL-15 Class II, differential HSTL-15
Class II, differential HSTL-12 Class II standards are
only supported for input operations
(Note
when configured as differential clock inputs. They are powered by V
Bank 8C
Bank 3C
1), (2), (3), (4), (5), (6), (7),
CCIO
.
Bank 7C
Bank 4C
I/O banks 4A, 4B & 4C support all
single-ended and differential input
and output operation.
I/O banks 7A, 7B & 7C support all
single-ended and differential input
and output operation.
Bank 7B
Bank 4B
(8)
Stratix IV Device Handbook Volume 1
Bank 7A
Bank 4A
CCIO
when configured as
6–7

Related parts for EP4SGX360FH29C3N