EP4SGX360FH29C3N Altera, EP4SGX360FH29C3N Datasheet - Page 753

no-image

EP4SGX360FH29C3N

Manufacturer Part Number
EP4SGX360FH29C3N
Description
IC STRATIX IV FPGA 360K 780HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX360FH29C3N

Number Of Logic Elements/cells
353600
Number Of Labs/clbs
14144
Total Ram Bits
22564
Number Of I /o
289
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-HBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Bussmann
Quantity:
40 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA21
Quantity:
53
Part Number:
EP4SGX360FH29C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX360FH29C3N
Manufacturer:
ALTERA
0
Chapter 2: Transceiver Clocking in Stratix IV Devices
Configuration Examples
qmegawiz -silent -wiz_override="c1_test_source=1,c1_mode=BYPASS,clk1_counter=C1" pll0.v
February 2011 Altera Corporation
1
3. Under the Output Clocks tab turn off Use this clock for clk c0.
4. Turn on Use this clock for clk c1
Figure 2–43. Use This Clock Option Used for Configuration Example 4
5. Click Finish for the MegaWizard Plug-In Manager to generate the verilog .v file
6. Next, from the command line, go to the directory where you have the ALTPLL
VCO bypass mode is not supported in the .mif file. Therefore, you can not manually
modify the .mif file to set the PLL in VCO bypass mode.
7. Finally, connect clk c1output of the left and right, left, or right PLL to the input
1
for the ALTPLL instantiation.
instance files (.v or .vhdl) and type the following command:
This command places your ALTPLL instance in VCO bypass mode. Revisit the .v
or .vhdl file associated with the ALTPLL instance. Examine the file which is
automatically updated to incorporate the PLL in a VCO bypass mode.
reference clock port of the ATX PLL used to generate the transceiver clocks.
The VCO bypass option is only enabled for clock output c1.
(Figure
2–43).
Stratix IV Device Handbook Volume 2: Transceivers
2–81

Related parts for EP4SGX360FH29C3N