HD64F7050 RENESAS [Renesas Technology Corp], HD64F7050 Datasheet - Page 262

no-image

HD64F7050

Manufacturer Part Number
HD64F7050
Description
32-Bit RISC Microcomputer SuperH RISC engine Family/
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7050SFJ20
Manufacturer:
RENESAS
Quantity:
100
Part Number:
HD64F7050SFJ20
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7050SFJ20
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD64F7050SFJ20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 10 Advanced Timer Unit (ATU)
Timer Status Register C (TSRC)
TSRC indicates the status of channel 2 input capture, compare-match, and overflow.
Note:
Bits 7 to 3—Reserved: These bits are always read as 0, and should only be written with 0.
Bit 2—Overflow Flag (OVF2): Status flag that indicates TCNT2 overflow.
Bit 2:
OVF2
0
1
Bit 1—Input Capture/Compare-Match Flag (IMF2B): Status flag that indicates GR2B input
capture or compare-match.
Bit 1:
IMF2B
0
1
Rev. 5.00 Jan 06, 2006 page 242 of 818
REJ09B0273-0500
Initial value:
* Only 0 can be written, to clear the flag.
Description
[Clearing condition]
When OVF2 is read while set to 1, then 0 is written in OVF2
[Setting condition]
When the TCNT2 value overflows (from H'FFFF to H'0000)
Description
[Clearing condition]
When IMF2B is read while set to 1, then 0 is written in IMF2B
[Setting conditions]
R/W:
Bit:
When the TCNT2 value is transferred to GR2B by an input capture signal while
GR2B is functioning as an input capture register
When TCNT2 = GR2B while GR2B is functioning as an output compare register
R
7
0
R
6
0
R
5
0
R
4
0
R
3
0
R/(W) *
OVF2
2
0
R/(W) *
IMF2B
1
0
(Initial value)
(Initial value)
R/(W) *
IMF2A
0
0

Related parts for HD64F7050