HD64F7050 RENESAS [Renesas Technology Corp], HD64F7050 Datasheet - Page 273

no-image

HD64F7050

Manufacturer Part Number
HD64F7050
Description
32-Bit RISC Microcomputer SuperH RISC engine Family/
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F7050SFJ20
Manufacturer:
RENESAS
Quantity:
100
Part Number:
HD64F7050SFJ20
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F7050SFJ20
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD64F7050SFJ20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Timer Interrupt Enable Register A (TIERA)
TIERA controls enabling/disabling of channel 0 input capture and overflow interrupt requests.
Bits 7 to 5—Reserved: These bits are always read as 0, and should only be written with 0.
Bit 4—Overflow Interrupt Enable (OVE0): Enables or disables OVI0 requests when the
overflow flag (OVF0) in TSR is set to 1.
Bit 3—Input Capture Interrupt Enable (ICE0D): Enables or disables ICI0D requests when the
input capture flag (ICF0D) in TSR is set to 1.
Bit 2—Input Capture Interrupt Enable (ICE0C): Enables or disables ICI0C requests when the
input capture flag (ICF0C) in TSR is set to 1.
Bit 4:
OVE0
0
1
Bit 3:
ICE0D
0
1
Bit 2:
ICE0C
0
1
Initial value:
Description
OVI0 interrupt requested by OVF0 is disabled
OVI0 interrupt requested by OVF0 is enabled
Description
ICI0D interrupt requested by ICF0D is disabled
ICI0D interrupt requested by ICF0D is enabled
Description
ICI0C interrupt requested by ICF0C is disabled
ICI0C interrupt requested by ICF0C is enabled
R/W:
Bit:
R
7
0
R
6
0
R
5
0
OVE0
R/W
4
0
Rev. 5.00 Jan 06, 2006 page 253 of 818
Section 10 Advanced Timer Unit (ATU)
ICE0D
R/W
3
0
ICE0C
R/W
2
0
REJ09B0273-0500
ICE0B
R/W
1
0
(Initial value)
(Initial value)
(Initial value)
ICE0A
R/W
0
0

Related parts for HD64F7050