LFEBS12UB Freescale Semiconductor, LFEBS12UB Datasheet - Page 604

KIT STUDENT LEARNING S12 DG128

LFEBS12UB

Manufacturer Part Number
LFEBS12UB
Description
KIT STUDENT LEARNING S12 DG128
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of LFEBS12UB

Architecture
8/16-bit
Code Gen Tools Included
Code Warrior
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12D
Kit Contents
HCS12 DG128 Learning Kit
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 15 Inter-Integrated Circuit (IICV3) Block Description
attempt to engage the bus is failed. When considering these cases, the slave service routine should test the
IBAL first and the software should clear the IBAL bit if it is set.
604
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
Dummy Read
From IBDR
Switch To
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
Rx Mode
Y
Byte To IBDR
(Master Rx)
Transmitted
Addr Cycle
Last Byte
Write Next
RXAK=0
End Of
?
?
?
Y
N
N
Stop Signal
TX
Generate
Y
N
Figure 15-15. Flow-Chart of Typical IIC Interrupt Routine
Tx/Rx
Set TXAK =1
?
Y
MC9S12XE-Family Reference Manual , Rev. 1.23
Byte To Be Read
Byte To Be Read
From IBDR
Read Data
And Store
2nd Last
RX
Last
?
?
N
N
Stop Signal
Generate
Y
Y
RTI
Master
Mode
Clear
IBIF
?
Write Data
(Read)
To IBDR
Set TX
Mode
N
Y
N
7-bit address transfer
Clear IBAL
IAAS=1
Dummy Read
SRW=1
From IBDR
?
Set RX
?
Mode
N
N
(Write)
Y
10-bit
address?
Tx Next
Byte
Y
Y
Y
Dummy Read
From IBDR
Arbitration
ACK From
Switch To
Receiver
IAAS=1
Rx Mode
TX/RX
Lost
?
?
?
?
N
N
N
TX
Data Transfer
Freescale Semiconductor
From IBDR
Read Data
And Store
Dummy Read
From IBDR
RX
N
set RX
Mode
10-bit address transfer
IBDR==
11110xx1?
set TX
Mode
Write Data
To IBDR
Y
Y

Related parts for LFEBS12UB