DF2345TE20 Renesas Electronics America, DF2345TE20 Datasheet - Page 145

MCU 5V 128K 100-TQFP

DF2345TE20

Manufacturer Part Number
DF2345TE20
Description
MCU 5V 128K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2300r
Datasheet

Specifications of DF2345TE20

Core Processor
H8S/2000
Core Size
16-Bit
Speed
20MHz
Connectivity
SCI, SmartCard
Peripherals
POR, PWM, WDT
Number Of I /o
71
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F2345TE20
HD64F2345TE20

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2345TE20V
Manufacturer:
Renesas
Quantity:
222
Part Number:
DF2345TE20V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
5.4.3
Eight-level masking is implemented for IRQ interrupts and on-chip supporting module interrupts
by comparing the interrupt mask level set by bits I2 to I0 of EXR in the CPU with IPR.
Figure 5.6 shows a flowchart of the interrupt acceptance operation in this case.
[1] If an interrupt source occurs when the corresponding interrupt enable bit is set to 1, an
[2] When interrupt requests are sent to the interrupt controller, the interrupt with the highest
[3] Next, the priority of the selected interrupt request is compared with the interrupt mask level set
[4] When an interrupt request is accepted, interrupt exception handling starts after execution of the
[5] The PC, CCR, and EXR are saved to the stack area by interrupt exception handling. The PC
[6] The T bit in EXR is cleared to 0. The interrupt mask level is rewritten with the priority level of
[7] A vector address is generated for the accepted interrupt, and execution of the interrupt
interrupt request is sent to the interrupt controller.
priority according to the interrupt priority levels set in IPR is selected, and lower-priority
interrupt requests are held pending. If a number of interrupt requests with the same priority are
generated at the same time, the interrupt request with the highest priority according to the
priority system shown in table 5.4 is selected.
in EXR. An interrupt request with a priority no higher than the mask level set at that time is
held pending, and only an interrupt request with a priority higher than the interrupt mask level
is accepted.
current instruction has been completed.
saved on the stack shows the address of the first instruction to be executed after returning from
the interrupt handling routine.
the accepted interrupt.
If the accepted interrupt is NMI, the interrupt mask level is set to H'7.
handling routine starts at the address indicated by the contents of that vector address.
Interrupt Control Mode 2
Rev. 4.00 Feb 15, 2006 page 119 of 900
Section 5 Interrupt Controller
REJ09B0291-0400

Related parts for DF2345TE20