UPD78F1009GB-GAH-AX Renesas Electronics America, UPD78F1009GB-GAH-AX Datasheet - Page 270

no-image

UPD78F1009GB-GAH-AX

Manufacturer Part Number
UPD78F1009GB-GAH-AX
Description
MCU 16BIT 78K0R/KX3-L 64-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Kx3-Lr
Datasheet

Specifications of UPD78F1009GB-GAH-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LVD, POR, PWM, WDT
Number Of I /o
50
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
3K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F1009GB-GAH-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
78K0R/Kx3-L
6.2.3 Port 2
mode register 2 (PM2).
register (ADPC) and in the input mode by using the PM2 register. Use these pins starting from the lower bit.
the output mode by using the PM2 register.
configuration register (ADPC) and in the input mode by using the PM2 register. Use these pins starting from the upper bit.
R01UH0106EJ0300 Rev.3.00
Oct 01, 2010
P20/ANI0
P21/ANI1
P22/ANI2
P23/ANI3
P24/ANI4
P25/ANI5
P26/ANI6
P27/ANI7
Port 2 is an I/O port with an output latch. Port 2 can be set to the input mode or output mode in 1-bit units using port
This port can also be used for A/D converter analog input.
To use P20/ANI0 to P27/ANI7 as digital input pins, set them in the digital I/O mode by using the A/D port configuration
To use P20/ANI0 to P27/ANI7 as digital output pins, set them in the digital I/O mode by using the ADPC register and in
To use P20/ANI0 to P27/ANI7 as analog input pins, set them in the analog input mode by using the A/D port
All P20/ANI0 to P27/ANI7 are set in the digital input mode when the reset signal is generated.
Figure 6-13 shows a block diagram of port 2.
Caution See 3.2.16 AV
Digital I/O selection
Analog input selection
pin when using port 2 as a digital I/O.
ADPC Register
REF
Table 6-5. Setting Functions of P20/ANI0 to P27/ANI7 Pins
(
μ
, AV
PD78F10xx: xx = 10, 11, 12,
Input mode
Output mode
Input mode
Output mode
SS
78K0R/KF3-L
PM2 Register
, V
27, 28)
DD
, EV
DD0
CHAPTER 6 PORT FUNCTIONS (78K0R/KF3-L, 78K0R/KG3-L)
, EV
DD1
Selects ANI.
Does not select ANI.
Selects ANI.
Does not select ANI.
, V
SS
ADS Register
, EV
(
μ
SS0
PD78F10xx: xx = 13, 14,
, EV
78K0R/KG3-L
SS1
29, 30)
for the voltage to be applied to the AV
Digital input
Digital output
Analog input (to be converted)
Analog input (not to be converted)
Setting prohibited
P20/ANI0 to P27/ANI7 Pins
270
REF

Related parts for UPD78F1009GB-GAH-AX