DS3163 Maxim Integrated Products, DS3163 Datasheet - Page 221

IC TRPL ATM/PACKET PHY 400-PBGA

DS3163

Manufacturer Part Number
DS3163
Description
IC TRPL ATM/PACKET PHY 400-PBGA
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS3163

Applications
*
Mounting Type
Surface Mount
Package / Case
400-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS3163
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3163N
Manufacturer:
Maxim Integrated
Quantity:
10 000
Bit 2: Transmit System Fill Level Inversion (TFLVI) – When 0, the polarity of the TPXA, TDXA, and TSPA
signals will be normal (high for data available). When 1, the polarity of the TPXA, TDXA, and TSPA signals will be
inverted (low for data available).
Bit 1: Transmit System Interface Byte Reordering Enable (TSBRE) – When 0, byte reordering is disabled, and
the first byte transmitted is transferred across the system interface as the most significant byte (TDATA[31:24] in
32-bit mode or TDATA[15:8] in 16-bit mode). When 1, byte reordering is enabled, and the first byte transmitted is
transferred across the system interface as the least significant byte (TDATA[7:0]).
Bit 0: Transmit System HEC Transfer (THECT) – When 0, The HEC byte is not transferred across the transmit
system interface. When 1, the HEC byte is transferred across the transmit system interface with the cell data.
Register Name:
Register Description:
Register Address:
Bit #
Name
Bit #
Name
Bit 1: Transmit System Interface Clock Active (TSCLKAL) – This bit is set when TSCLK is active.
Bit 0: Transmit System Interface Parity Error Latched (TPREL) – This bit is set when a parity error is detected
during a data transfer on the Transmit System Interface bus.
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit #
Name
Default
Bit 0: Transmit System Interface Parity Error Interrupt Enable (TPREIE) – This bit enables an interrupt if the
TPREL bit in the TSISRL register is set and the bit in GL.ISRIE.PSRIE[4:1] that corresponds to this port is set.
12.3.2 Receive System Interface Register Map
The receive system interface block has three registers.
Table 12-22. Receive System Interface Register Map
Address
03Ch
038h
03Ah
03Eh
0 = interrupt disabled
1 = interrupt enabled
15
15
--
--
--
--
0
7
0
--
7
Register
SI.RCR1
SI.RCR2
SI.RSRL
14
14
--
--
--
0
6
0
--
6
Receive System Interface Control Register #1
Receive System Interface Control Register #2
Receive System Interface Status Register Latched
UNUSED
Register Description
SI.TSRL
System Interface Transmit Status Register Latched
032h
SI.TSRIE
System Interface Transmit Status Register Interrupt Enable
034h
13
13
--
--
--
0
5
0
--
5
12
12
--
--
--
0
0
4
--
4
11
--
--
11
3
--
--
0
3
0
10
--
--
2
10
--
--
0
2
0
TSCLKAL
--
9
1
--
--
9
0
1
0
TPREL
TPREIE
--
8
0
--
8
0
0
0

Related parts for DS3163