DS3163 Maxim Integrated Products, DS3163 Datasheet - Page 345

IC TRPL ATM/PACKET PHY 400-PBGA

DS3163

Manufacturer Part Number
DS3163
Description
IC TRPL ATM/PACKET PHY 400-PBGA
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of DS3163

Applications
*
Mounting Type
Surface Mount
Package / Case
400-BGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS3163
Manufacturer:
Maxim Integrated
Quantity:
10 000
Part Number:
DS3163N
Manufacturer:
Maxim Integrated
Quantity:
10 000
12.14.3 Transmit Packet Processor Register Map
The transmit packet processor block utilizes ten registers. Note: These registers are shared with the transmit cell
processor registers.
Table 12-50. Transmit Packet Processor Register Map
12.14.3.1 Register Bit Descriptions
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bit #
Name
Default
Bit 5: Transmit FCS Append Disable (TFAD) – This bit controls whether or not an FCS is appended to the end of
each packet. When 0, the calculated FCS bytes are appended to the end of the packet. When 1, the packet is
transmitted without an FCS.
Bit 4: Transmit FCS-16 Enable (TF16) – When 0, the FCS processing uses a 32-bit FCS. When 1, the FCS
processing uses a 16-bit FCS
Bit 3: Transmit Bit Synchronous Inter-frame Fill Value (TIFV) – When 0, inter-frame fill is done with the flag
sequence (7Eh). When 1, inter-frame fill is done with all ones. This bit is ignored in octet-aligned mode.
Bit 2: Transmit Scrambling Disable (TSD) – When 0, scrambling is performed. When 1, scrambling is disabled.
Bit 1: Transmit Bit Reordering Enable (TBRE) – When 0, bit reordering is disabled (The first bit transmitted is
from the MSB of the transmit FIFO byte). When 1, bit reordering is enabled (The first bit transmitted is from the LSB
of the transmit FIFO byte).
(1,3,5,7)AAh
(1,3,5,7)ACh
(1,3,5,7)AEh
(1,3,5,7)BAh
(1,3,5,7)BCh
(1,3,5,7)BEh
(1,3,5,7)A0h
(1,3,5,7)A2h
(1,3,5,7)A4h
(1,3,5,7)A6h
(1,3,5,7)A8h
(1,3,5,7)B0h
(1,3,5,7)B2h
(1,3,5,7)B4h
(1,3,5,7)B6h
(1,3,5,7)B8h
Address
15
--
--
0
7
0
PP.TPCR1
PP.TPCR2
PP.TBCR1
PP.TBCR2
PP.TIFGC
PP.TSRIE
PP.TEPC
PP.TSRL
Register
PP.TCR
PP.TSR
--
--
--
--
--
--
14
--
--
0
6
0
Packet Processor Transmit Control Register
Packet Processor Transmit Inter-Frame Gapping Control Register
Packet Processor Transmit Errored Packet Control Register
Reserved
Reserved
Reserved
Reserved
Packet Processor Transmit Status Register
Packet Processor Transmit Status Register Latched
Packet Processor Transmit Status Register Interrupt Enable
Packet Processor Transmit Packet Count Register #1
Packet Processor Transmit Packet Count Register #2
Packet Processor Transmit Byte Count Register #1
Packet Processor Transmit Byte Count Register #2
Unused
Unused
PP.TCR
Packet Processor Transmit Control Register
(1,3,5,7)A0h
TFAD
13
--
0
5
0
TF16
Register Description
12
--
0
0
4
Reserved
TIFV
11
0
3
0
Reserved
TSD
10
0
2
0
Reserved
TBRE
9
0
1
0
Reserved
TPTE
8
0
0
0

Related parts for DS3163