EP4SGX530HH35C2N Altera, EP4SGX530HH35C2N Datasheet - Page 567

IC STRATIX IV FPGA 530K 1152HBGA

EP4SGX530HH35C2N

Manufacturer Part Number
EP4SGX530HH35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX530HH35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
564
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Family Name
Stratix® IV
Number Of Logic Blocks/elements
531200
# Registers
424960
# I/os (max)
560
Process Technology
40nm
Operating Supply Voltage (typ)
900mV
Logic Cells
531200
Ram Bits
28033024
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FCHBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX530HH35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX530HH35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAD
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAE
Manufacturer:
ALTERA
0
Chapter 1: Transceiver Architecture in Stratix IV Devices
Transceiver Block Architecture
February 2011 Altera Corporation
Receiver Bit Slipping
The number of bits slipped in the receiver’s word aligner is given out on the
rx_bitslipboundaryselectout[4:0] output port. The information on this output
depends on your deserializer block width.
In single-width mode with 8/10-bit channel width, the number of bits slipped in the
receiver path is given out sequentially on this output. For example, if zero bits are
slipped, the output on rx_bitslipboundaryselectout[4:0] shows a value of
0(00000); if two bits are slipped, the output on rx_bitslipboundaryselectout[4:0]
shows a value of 2 (00010).
In double-width mode with 16/20-bit channel width, the output is 19 minus the
number of bits slipped. For example, if zero bits are slipped, the output on
rx_bitslipboundaryselectout[4:0] shows a value of 19 (10011); if two bits are
slipped, the output on rx_bitslipboundaryselectout[4:0] shows a value of 17
(10001).
The information about the rx_bitslipboundaryselectout[4:0] output port helps in
calculating the latency through the receiver datapath. You can use the information on
rx_bitslipboundaryselectout[4:0] to set up the tx_bitslipboundaryselect[4:0]
appropriately to cancel out the latency uncertainty.
Receiver Phase Comp FIFO in Register Mode
To remove the latency uncertainty through the receiver’s phase compensation FIFO,
select the Enable the RX phase comp FIFO in register mode option in the ALTGX
MegaWizard Plug-In Manager. In register mode, the phase compensation FIFO acts as
a register and thereby removes the uncertainty in latency. The latency through the
phase compensation FIFO in register mode is one clock cycle.
This mode is available in:
Transmitter Phase Compensation FIFO in Register Mode
In register mode, the phase compensation FIFO acts as a register and thereby removes
the uncertainty in latency. The latency through the transmitter and receiver phase
compensation FIFO in register mode is one clock cycle.
CMU PLL Feedback
To implement deterministic latency functional mode, the phase relationship between
the low-speed parallel clock and CMU PLL input reference clock must be
deterministic. You can achieve this by selecting the Enable PLL phase frequency
detector (PFD) feedback to compensate latency uncertainty in Tx dataout and Tx
clkout paths relative to the reference clock option in the ALTGX MegaWizard
Plug-In Manager. By selecting this option, a feedback path is enabled that ensures a
deterministic relationship between the low-speed parallel clock and CMU PLL input
reference clock.
Basic single-width mode with 8-bit channel width and 8B/10B Encoder enabled or
10-bit channel width with 8B/10B disabled.
Basic double-width mode with 16-bit channel width and 8B/10B encoder enabled
or 20-bit channel width with 8B/10B disabled.
Stratix IV Device Handbook Volume 2: Transceivers
1–123

Related parts for EP4SGX530HH35C2N