EP4SGX530HH35C2N Altera, EP4SGX530HH35C2N Datasheet - Page 925

IC STRATIX IV FPGA 530K 1152HBGA

EP4SGX530HH35C2N

Manufacturer Part Number
EP4SGX530HH35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX530HH35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
564
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Family Name
Stratix® IV
Number Of Logic Blocks/elements
531200
# Registers
424960
# I/os (max)
560
Process Technology
40nm
Operating Supply Voltage (typ)
900mV
Logic Cells
531200
Ram Bits
28033024
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FCHBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX530HH35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX530HH35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAD
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAE
Manufacturer:
ALTERA
0
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Controller Port List
Table 5–16. Dynamic Reconfiguration Controller Port List (ALTGX_RECONFIG Instance) (Part 4 of 13)
February 2011 Altera Corporation
busy
read
data_valid
error
Port Name
Output
Output
Output
Output
Input/
Input
This signal is used to indicate the busy status of the dynamic
reconfiguration controller during offset cancellation. After the
device powers up, this signal remains low for the first
reconfig_clk clock cycle. It then is asserted and remains high
when the dynamic reconfiguration controller performs offset
cancellation on all the receiver channels connected to the
ALTGX_RECONFIG instance.
De-assertion of the
completion of the offset cancellation process.
For more information, refer to
Assert this signal for one reconfig_clk clock cycle to initiate a
read transaction. The read port is applicable only to the PMA
controls reconfiguration mode and data rate division in transmitter
mode. The read port is available when you select Analog controls
in the Reconfiguration settings screen and select at least one of
the PMA control ports in the Analog controls screen.
For more information, refer to
Controls” on page
Applicable only to PMA controls reconfiguration mode. This port
indicates the validity of the data read from the transceiver by the
dynamic reconfiguration controller.
The current data on the output read ports is the valid data ONLY if
data_valid is high.
This signal is enabled when you enable at least one PMA control
port used in read transactions, for example tx_vodctrl_out.
This indicates that an unsupported operation is attempted. You can
select this in the Error checks/Data rate switch screen. The
dynamic reconfiguration controller de-asserts the busy signal and
asserts the error signal for two reconfig_clk cycles when you
attempt an unsupported operation.
For more information, refer to the
Reconfiguration” on page
PMA controls reconfiguration mode—This signal is high when
the dynamic reconfiguration controller performs a read or write
transaction.
All other dynamic reconfiguration modes—This signal is high
when the dynamic reconfiguration controller writes the .mif into
the transceiver channel.
5–13.
busy signal indicates the successful
Stratix IV Device Handbook Volume 2: Transceivers
5–88.
Description
“Operation” on page
“Dynamically Reconfiguring PMA
“Error Indication During Dynamic
(Note
5–66.
3),
(4)
5–79

Related parts for EP4SGX530HH35C2N