EP4SGX530HH35C2N Altera, EP4SGX530HH35C2N Datasheet - Page 779

IC STRATIX IV FPGA 530K 1152HBGA

EP4SGX530HH35C2N

Manufacturer Part Number
EP4SGX530HH35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX530HH35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
564
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Family Name
Stratix® IV
Number Of Logic Blocks/elements
531200
# Registers
424960
# I/os (max)
560
Process Technology
40nm
Operating Supply Voltage (typ)
900mV
Logic Cells
531200
Ram Bits
28033024
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FCHBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX530HH35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX530HH35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAD
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAE
Manufacturer:
ALTERA
0
Chapter 3: Configuring Multiple Protocols and Data Rates in Stratix IV Devices
Combining Transceiver Channels in Basic (PMA Direct) Configurations
Table 3–8. PCIe Hard IP Block Restrictions When Combining Transceiver Channels with Different Functional and/or
Protocol Modes (Part 2 of 2)
Combining Transceiver Channels in Basic (PMA Direct) Configurations
February 2011 Altera Corporation
Notes to
(1) Avail. indicates that the channels can be used in other configurations.
(2) An em-dash (—) indicates that the channels are NOT available for use.
(3) The CMU PLL is used for the transmitter side of the channels in this table.
(4) Transceiver block 0—the master transceiver block that provides high-speed serial and low-speed parallel clocks in a PCIe ×4 or ×8
(5) Transceiver block 1—the adjacent transceiver block that shares the same PCIe hard IP block with transceiver block 0.
(6) The physical channel 0 in the transceiver block. For more information about physical-to-logical channel mapping in PCIe functional mode, refer
(7) When you the use PCIe hard IP Block, you cannot configure the CMU channels within the transceiver block as transceiver channels.
Compiler MegaWizard Plug-In Manager)
Width
Link
Options Enabled in the PCI Express
×4
×8
PCIe Configuration (PCIe hard IP
configuration.
to the “×8 Channel Configuration” section in the
Table
(Data Interface
3–8:
f
f
f
128-bit
Width)
Lane
(3)
For more information about the PCI Express Compiler MegaCore functions and hard IP
implementation, refer to the
If you configure a transceiver channel in PCIe configuration and if an ATX PLL is
used to provide clocks for the transmitter side of the channel, you can use the
remaining transmitter channels within the same transceiver block only in Basic (PMA
Direct) ×1 or ×N mode.
In this configuration, the transmitter and receiver PCS blocks of a transceiver channel
are bypassed and the transceiver channel can run at a maximum of 6.5 Gbps.
For the data rate restrictions in Basic (PMA Direct) mode, refer to the “Transceiver
Performance Specifications” section in the
Stratix IV Devices
Using the Quartus II software, you can configure the two CMU channels and regular
transceiver channels in Basic (PMA Direct) mode. The following sections describes the
different scenarios for combining Basic (PMA Direct) mode with other transceiver
configurations.
For information about the FPGA fabric-transceiver interface, refer to the
“Non-Bonded Basic (PMA Direct) Mode Channel Configurations” section in the
Transceiver Clocking in Stratix IV Devices
(Note
Channel
Virtual
(VC)
1
2
1), (2),
chapter.
Ch0
Transceiver Clocking in Stratix IV Devices
(7)
(6)
Transceiver Block 0
PCI Express Compiler User Guide.
Ch1
PCIe ×4
PCIe ×4
Ch2
chapter.
(4)
DC and Switching Characteristics for
Ch3
PCIe ×8
chapter.
Stratix IV Device Handbook Volume 2: Transceivers
Avail.
Ch4
Transceiver Block 1
Avail.
Ch5
Avail.
Avail.
Ch6
(5)
Avail.
Avail.
Ch7
3–25

Related parts for EP4SGX530HH35C2N