EP4SGX530HH35C2N Altera, EP4SGX530HH35C2N Datasheet - Page 908

IC STRATIX IV FPGA 530K 1152HBGA

EP4SGX530HH35C2N

Manufacturer Part Number
EP4SGX530HH35C2N
Description
IC STRATIX IV FPGA 530K 1152HBGA
Manufacturer
Altera
Series
Stratix® IV GXr

Specifications of EP4SGX530HH35C2N

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
564
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1152-HBGA
Family Name
Stratix® IV
Number Of Logic Blocks/elements
531200
# Registers
424960
# I/os (max)
560
Process Technology
40nm
Operating Supply Voltage (typ)
900mV
Logic Cells
531200
Ram Bits
28033024
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1152
Package Type
FCHBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SGX530HH35C2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SGX530HH35C2N
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAD
Manufacturer:
ALTERA
0
Part Number:
EP4SGX530HH35C2NAE
Manufacturer:
ALTERA
0
5–62
Figure 5–32. Local Divider of a Transmitter Channel
Stratix IV Device Handbook Volume 2: Transceivers
High-Speed clock
High-Speed clock
from TX PLL1
from TX PLL0
1
Data Rate Division in Transmitter Mode Details
You can use data rate division in transmitter mode to modify the data rate of the
transmitter channel in multiples of 1, 2, and 4. This dynamic reconfiguration mode is
available only for the transmit side and not for the receive side.
Blocks Reconfigured in the Data Rate Division in Transmitter Mode
The only block that is reconfigured by the data rate division in transmitter mode is the
transmitter local divider block of a transmitter channel. You can set the transmitter
local divider to a divide by value of /1, /2, or /4, as shown in
You must be aware of the device operating range before you enable and use this
feature. There are no legal checks that are imposed by the Quartus II software because
it is an on-the-fly control feature. You must ensure that a specific functional mode
supports the data rate range before dividing the clock when using this rate switch
option.
Data rate division in transmitter mode is applicable only to channels configured in
non-bonded mode clocked by the CMU0/CMU1 located within the same transceiver
block.
ALTGX MegaWizard Plug-In Manager Setup for Data Rate Division in Transmitter Mode
Enable the following settings in the ALTGX MegaWizard Plug-In Manager:
1. Select the Channel and Transmitter PLL Reconfiguration option in the Reconfig
2. Set the What is the starting channel number? option in the Reconfig screen. For
The alternate reference clock is not required because a single clock source is used. The
/1, /2, or /4 data rates can be derived from the single input reference clock.
screen to enable the ALTGX_RECONFIG instance to modify the transmitter
channel local divider values dynamically.
more information, refer to
/1, /2, or /4
/n
“Logical Channel Addressing” on page
/4, /5, /8, or /10
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Modes Implementation
February 2011 Altera Corporation
Figure
High-Speed Serial Clock
Low-Speed Parallel Clock
5–32.
5–5.

Related parts for EP4SGX530HH35C2N