MK30DN512ZVLK10 Freescale Semiconductor, MK30DN512ZVLK10 Datasheet - Page 1109

no-image

MK30DN512ZVLK10

Manufacturer Part Number
MK30DN512ZVLK10
Description
ARM Microcontrollers - MCU KINETIS 512K SLCD
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK30DN512ZVLK10

Core
ARM Cortex M4
Processor Series
K30
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK30DN512ZVLK10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
It is recommended to keep the baud rate the same while using the Continuous SCK.
Switching clock polarity between frames while using Continuous SCK can cause errors
in the transfer. Continuous SCK operation is not guaranteed if the DSPI is put into the
External Stop mode or Module Disable mode.
Enabling Continuous SCK disables the PCS to SCK delay and the Delay after Transfer
(t
Continuous SCK format with Continuous Selection disabled.
If the CONT bit in the TX FIFO entry is set, PCS remains asserted between the transfers.
Under certain conditions, SCK can continue with PCS asserted, but with no data being
shifted out of SOUT (SOUT pulled high). This can cause the slave to receive incorrect
data. Those conditions include:
Freescale Semiconductor, Inc.
DT
• When the DSPI is in SPI configuration, CTAR0 is used initially. At the start of each
• In all configurations, the currently selected CTAR remains in use until the start of a
• Continuous SCK with CONT bit set, but no data in the transmit FIFO.
) is fixed to one SCK cycle. The following figure is the timing diagram for
SPI frame transfer, the CTAR specified by the CTAS for the frame is used.
frame with a different CTAR specified, or the Continuous SCK mode is terminated.
SCK (CPOL = 0)
SCK (CPOL = 1)
Master SOUT
Master SIN
When in Continuous SCK mode, for the SPI transfer CTAR0
should always be used, and the TXFIFO must be cleared using
the MCR[CLR_TXF] field before initiating transfer.
PCS
Figure 42-76. Continuous SCK Timing Diagram (CONT=0)
K30 Sub-Family Reference Manual, Rev. 6, Nov 2011
NOTE
t
DT
Chapter 42 SPI (DSPI)
1109

Related parts for MK30DN512ZVLK10