MK30DN512ZVLK10 Freescale Semiconductor, MK30DN512ZVLK10 Datasheet - Page 692

no-image

MK30DN512ZVLK10

Manufacturer Part Number
MK30DN512ZVLK10
Description
ARM Microcontrollers - MCU KINETIS 512K SLCD
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK30DN512ZVLK10

Core
ARM Cortex M4
Processor Series
K30
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK30DN512ZVLK10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Functional description
The total conversion time depends upon: the sample time (as determined by ADLSMP
and ADLSTS bits), the MCU bus frequency, the conversion mode (as determined by
MODE and SC1n[DIFF] bits), the high speed configuration (ADHSC bit), and the
frequency of the conversion clock (f
The ADHSC bit is used to configure a higher clock input frequency. This will allow
faster overall conversion times. To meet internal ADC timing requirements, the ADHSC
bit adds additional ADCK cycles. Conversions with ADHSC = 1 take two more ADCK
cycles. ADHSC should be used when the ADCLK exceeds the limit for ADHSC = 0.
After the module becomes active, sampling of the input begins. ADLSMP and ADLSTS
select between sample times based on the conversion mode that is selected. When
sampling is completed, the converter is isolated from the input channel and a successive
approximation algorithm is performed to determine the digital value of the analog signal.
The result of the conversion is transferred to Rn upon completion of the conversion
algorithm.
If the bus frequency is less than the f
conversions cannot be guaranteed when short sample is enabled (ADLSMP=0).
The maximum total conversion time is determined by the clock source chosen and the
divide ratio selected. The clock source is selectable by the ADICLK bits, and the divide
ratio is specified by the ADIV bits.
The maximum total conversion time for all configurations is summarized in the equation
below. Refer to the following tables for the variables referenced in the equation.
1. To achieve this time, ADACKEN must be 1 for at least 5 μs prior to the conversion is initiated.
692
ADLSMP
1
1
1
0
0
0
1
ADACKE
N
x
1
0
x
1
0
Table 31-107. Single or first continuous time adder (SFCAdder)
ADC Configuration
K30 Sub-Family Reference Manual, Rev. 6, Nov 2011
ADICLK
0x, 10
0x, 10
Figure 31-95. Conversion time equation
11
11
11
11
11
ADCK
ADCK
).
frequency, precise sample time for continuous
1
Single or first continuous time adder (SFCAdder)
5 μs + 3 ADCK cycles + 5 bus clock cycles
5 μs + 5 ADCK cycles + 5 bus clock cycles
Sample time (ADCK cycles)
3 ADCK cycles + 5 bus clock cycles
5 ADCK cycles + 5 bus clock cycles
3 ADCK cycles + 5 bus clock cycles
5 ADCK cycles + 5 bus clock cycles
Freescale Semiconductor, Inc.
8
1
1

Related parts for MK30DN512ZVLK10