MK30DN512ZVLK10 Freescale Semiconductor, MK30DN512ZVLK10 Datasheet - Page 691

no-image

MK30DN512ZVLK10

Manufacturer Part Number
MK30DN512ZVLK10
Description
ARM Microcontrollers - MCU KINETIS 512K SLCD
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MK30DN512ZVLK10

Core
ARM Cortex M4
Processor Series
K30
Data Bus Width
32 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
512 KB
Data Ram Size
128 KB
On-chip Adc
Yes
Operating Supply Voltage
1.71 V to 3.6 V
Operating Temperature Range
- 40 C to + 105 C
Package / Case
LQFP-80
Mounting Style
SMD/SMT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK30DN512ZVLK10
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
When a conversion is aborted, the contents of the data registers, Rn, are not altered. The
data registers continue to be the values transferred after the completion of the last
successful conversion. If the conversion was aborted by a reset or Low Power Stop
modes, RA and R n return to their reset states.
31.4.5.4 Power control
The ADC module remains in its idle state until a conversion is initiated. If ADACK is
selected as the conversion clock source, but the asynchronous clock output is disabled
(ADACKEN=0), the ADACK clock generator also remains in its idle state (disabled)
until a conversion is initiated. If the asynchronous clock output is enabled
(ADACKEN=1), it remains active regardless of the state of the ADC or the MCU power
mode.
Power consumption when the ADC is active can be reduced by setting ADLPC. This
results in a lower maximum value for f
31.4.5.5 Sample time and total conversion time
For short sample (ADLSMP=0), there is a 2-cycle adder for first conversion over the base
sample time of 4 ADCK cycles. For high speed conversions (ADHSC=1), there is an
additional 2-cycle adder on any conversion. The table below summarizes sample times
for the possible ADC configurations.
Freescale Semiconductor, Inc.
• The MCU is reset or enters Low Power Stop modes.
• The MCU enters Normal Stop mode with ADACK not enabled.
ADLSMP
0
1
1
1
1
0
1
1
1
ADC Configuration
K30 Sub-Family Reference Manual, Rev. 6, Nov 2011
ADLSTS
00
01
10
11
00
01
10
X
X
Table continues on the next page...
ADCK
ADHSC
0
0
0
0
0
1
1
1
1
.
Chapter 31 Analog-to-Digital Converter (ADC)
First or Single
Sample time (ADCK cycles)
6
8
24
16
10
26
18
12
6
Subsequent
4
6
691

Related parts for MK30DN512ZVLK10