mpc823rg Freescale Semiconductor, Inc, mpc823rg Datasheet - Page 1020

no-image

mpc823rg

Manufacturer Part Number
mpc823rg
Description
Mpc823 Powerquicc Integrated Communications Processor For Portable Systems
Manufacturer
Freescale Semiconductor, Inc
Datasheet
LCD Controller
18.4.6 LCD Status Register
The 8-bit memory-mapped LCD status register (LCSR) is used to report certain events to
the core. When an event is recognized, the LCD controller sets the corresponding bit in this
register, regardless of the corresponding enable bit, which is located in the LCCR. A bit is
cleared by writing a 1 (writing a 0 has no effect) and more than one bit can be cleared at a
time.
Bits 0–4—Reserved
These bits are reserved and must be set to 0.
BERR—Bus Error
This status bit is set if a display memory read cycle by the LCD controller FIFO is abnormally
terminated. If the EIEN bit is set in the LCCR, then an interrupt is generated to the system
interface unit at the level specified in the IRQL field of LCCR.
UN—Underrun
When this bit is set, it indicates that a FIFO underrun condition has been detected. An
underrun condition occurs when the LCD controller is empty before a frame is completed. If
the EIEN bit is set in the LCCR, then an interrupt is generated to the system interface unit
at the level specified in the IRQL field of LCCR.
EOF—End Of Frame
This status bit is set when a frame is completed and if the IEN bit in the LCCR is enabled.
Then an interrupt is generated to the system interface unit at the level specified in the IRQL
field of LCCR.
LCSR
RESET
FIELD
ADDR
R/W
BIT
0
Freescale Semiconductor, Inc.
1
For More Information On This Product,
RESERVED
MPC823 REFERENCE MANUAL
R/W
2
0
Go to: www.freescale.com
(IMMR & 0xFFFF0000) + 0x
3
4
858
BERR
R/W
5
0
R/W
UN
6
0
MOTOROLA
EOF
R/W
7
0

Related parts for mpc823rg