mpc823rg Freescale Semiconductor, Inc, mpc823rg Datasheet - Page 1076

no-image

mpc823rg

Manufacturer Part Number
mpc823rg
Description
Mpc823 Powerquicc Integrated Communications Processor For Portable Systems
Manufacturer
Freescale Semiconductor, Inc
Datasheet
You can work in debug mode directly out of reset or the core can be programmed to enter
into the debug mode as a result of a predefined sequence of events. These events can be
any interrupt or exception in the core system (including the internal breakpoints) in addition
to two levels of development port requests and one peripheral breakpoint request generated
internally and externally. Each of these can be programmed as a regular interrupt that
causes the machine to branch to its interrupt vector or as a special interrupt that causes
debug mode entry. When in debug mode, the rfi instruction returns the machine to its
regular work mode. The relationship between debug mode logic and the rest of the core is
illustrated in the following figure.
The development port provides a full-duplex serial interface for communication between the
internal development support logic of the core and an external development tool. The
development port can operate in two working modes—trap enable mode and debug mode.
DSCK
DSDI
Figure 20-5. Relationship Between the CPU and Debug Mode
BKPT, TE,
VSYNC
9
CORE
DER
ICR
Freescale Semiconductor, Inc.
For More Information On This Product,
MPC823 REFERENCE MANUAL
Go to: www.freescale.com
TECR
DEVELOPMENT PORT
DEVELOPMENT PORT
CONTROL LOGIC
SHIFT REGISTER
32
35
32
DPDR
DPIR
INTERNAL
Development Capabilities and Interface
BUS
PORT SUPPORT
DEVELOPMENT
SIU / EBI
LOGIC
DSDO
EXT
BUS
VFLS,
FRZ
20-21

Related parts for mpc823rg