mpc823rg Freescale Semiconductor, Inc, mpc823rg Datasheet - Page 106

no-image

mpc823rg

Manufacturer Part Number
mpc823rg
Description
Mpc823 Powerquicc Integrated Communications Processor For Portable Systems
Manufacturer
Freescale Semiconductor, Inc
Datasheet
5.2.2 PLL, Low-Power, and Reset Control Register
The 32-bit system PLL, low-power, and reset control register (PLPRCR) is powered by a
keep-alive power supply and is used to control the system frequency and low-power mode
operation.
MF—Multiplication Factor
The output of the voltage control oscillator (VCO) frequency is divided to generate the
feedback signal that goes to the phase comparator. This field controls the value of the
divider in the SPLL feedback loop. The phase comparator determines the phase shift
between the feedback signal and the reference clock. This difference results in an increase
or decrease of the VCO output frequency.
The MF field can be read and written at any time. Changing the MF field causes the SPLL
to lose its lock. All clocks are disabled until the SPLL reaches lock condition. The normal
reset value for the DFNH bits is 0x0 (divide-by-one). When the SPLL is operating in
one-to-one mode, the MF field is set to 0. See Table 5-2 for details.
Bits 12–15—Reserved
These bits are reserved and must be set to 0.
PLPRCR
NOTE:
HRESET
HRESET
FIELD
ADDR
FIELD
ADDR
POR
POR
R/W
R/W
BIT
BIT
— = Undefined.
*
HRESET is hard reset and POR is power-on reset.
Depends on the combination of MODCK1and MODCK2. See Table 5-2 for more information.
SPLSS
R/W
16
0
0
TEXPS
R/W
17
1
1
1
RES
R/W
18
2
0
0
Freescale Semiconductor, Inc.
TMIST
For More Information On This Product,
R/W
19
3
0
0
RES
R/W
20
MPC823 REFERENCE MANUAL
4
0
0
Go to: www.freescale.com
CSRC
R/W
21
5
0
0
R/W
MF
*
22
6
(IMMR & 0xFFFF0000) + 0x284
(IMMR & 0xFFFF0000) + 0x286
LPM
R/W
0
0
23
7
CSR
R/W
24
8
0
LOLRE
R/W
25
9
0
FIOPD
R/W
10
26
0
11
27
Clocks and Power Control
12
28
RESERVED
R/W
13
29
RESERVED
0
0
RW
0
0
14
30
15
31
5-7

Related parts for mpc823rg