MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 159

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
5.3.3.1 CONDITION CODE REGISTER. The CCR portion of the SR contains five bits that
indicate the result of a processor operation. Table 5-2 lists the effect of each instruction on
these bits. The carry bit and the multiprecision extend bit are separate in the M68000 Family
to simplify programming techniques that use them. Refer to Table 5-3 as an example.
NOTE 1: d is direction, L or R.
Opcode
TRAPcc
TRAPV
TBLSN
TBLUN
SWAP
SBCD
SUBQ
STOP
SUBA
SUBX
TRAP
UNLK
TBLS
TBLU
SUBI
RTS
SUB
TAS
TST
Scc
(SP)
Destination 10 – Source 10 – X
If Condition True
else 0s
If supervisor state
else TRAP
Destination – Source
Destination – Source
Destination – Immediate Data
Destination – Immediate Data
Destination – Source – X
Register [31:16]
Destination Tested
1
ENTRY(n) + {(ENTRY(n + 1) – ENTRY(n))
256
ENTRY(n)
[7:0]}
ENTRY(n) + {(ENTRY(n + 1) – ENTRY(n)) Dx[7:0]} /
256
ENTRY(n)
Dx[7:0]}
SSP – 2
SSP – 4
SR
If cc then TRAP
If V then TRAP
Destination Tested
An
then 1s
then Immediate Data
Table 5-2. Instruction Set Summary (Concluded)
bit 7 of Destination
SP; (SP)
(SSP); Vector Address
Dx
Dx
PC; SP + 4
Dx
Freescale Semiconductor, Inc.
Destination
SSP; Format/Offset
SSP; PC
Dx
For More Information On This Product,
Destination
256 + {(ENTRY(n + 1) – ENTRY(n)) Dx
256 + {(ENTRY(n + 1) – ENTRY(n))
An; SP + 4
Register [15:0]
Operation
MC68360 USER’S MANUAL
Condition Codes;
Go to: www.freescale.com
Condition Codes
SP
(SSP); SSP – 2
Destination
Destination
SR; STOP
Destination
PC
Destination
Destination
Destination
SP
(SSP);
SSP;
D
x[7:0]} /
RTS
SBCD Dx,Dy
SBCD –(Ax),–(Ay)
Scc ea
STOP # data
SUB ea ,Dn
SUB Dn, ea
SUBA ea ,An
SUBI # data , ea
SUBQ # data , ea
SUBX Dx,Dy
SUBX –(Ax),–(Ay)
SWAP Dn
TAS ea
TBLS. size ea , Dx
TBLS. size Dym:Dyn, Dx
TBLSN. size ea ,Dx
TBLSN. size Dym:Dyn, Dx
TBLU. size ea ,Dx
TBLU. size Dym:Dyn, Dx
TBLUN. size ea ,Dx
TBLUN. size Dym:Dyn,Dx
TRAP # vector
TRAPcc
TRAPcc.W # data
TRAPcc.L
TRAPV
TST ea
UNLK An
data
Syntax
CPU32+

Related parts for MC68EN360CAI25L