MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 659

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
When configured as a transmitter, the PIP generates the STB signal when data is ready in
the PIP’s output latch and the previous transfer has been acknowledged (see Figure 7-86).
The setup time and the strobe pulse width are user programmable. When configured as a
receiver, the PIP uses the STB signal to latch the input data and acknowledges the transfer
with the ACK signal. The timing of the ACK signal is user programmable.
7.13.5.1 BUSY SIGNAL. In the pulsed handshake mode, the PIP receiver can generate an
additional BUSY handshake signal, which is useful to implement the Centronics reception
interface (see Figure 7-87). The BUSY signal is an output indication of a transfer in service.
It is asserted by the Centronics receiver as soon as the data is latched into the PIP data reg-
ister. The timing of BUSY negation in relation to the ACK signal is user programmable. Two
bits in the PIP configuration register enable the assertion and negation of the BUSY signal
via the host processor software.
RISC/CPU32+
RISC/CPU32+
TX DATA
RX DATA
IN USE
IN USE
STB
ACK
Figure 7-86. Pulsed Handshake Full Cycle
WRITE FROM RISC
READ FROM RISC
Freescale Semiconductor, Inc.
For More Information On This Product,
MC68360 USER’S MANUAL
LATCH
LATCH
Go to: www.freescale.com
BYTE A
PIP TRANSMIT
PIP RECEIVE
BYTE A
DIR = OUTPUT
WRITE FROM HANDSHAKE
CONTROL LOGIC (DIR = OUT)
BYTE B
I/O
Parallel Interface Port (PIP)
BYTE B
PIN

Related parts for MC68EN360CAI25L