MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 561

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
7.10.23.2 ETHERNET KEY FEATURES. The Ethernet contains the following key features:
CTS = CLSN
CD = RENA
• Performs MAC Layer Functions of Ethernet and IEEE 802.3
• Performs Framing Functions
• Full Collision Support
• Bit Rates up to 10 Mbps
• Receives Back-to-Back Frames
• Detection of Receive Frames That Are Too Long
• Multibuffer Data Structure
• Supports 48-Bit Addresses in Three Modes:
RSTRT
RRJCT
—Preamble Generation and Stripping
—Destination Address Checking
—RC Generation and Checking
—Automatic “Short Frames” Padding on Transmit
—Framing Error (Dribbling Bits) Handling
—Enforces the Collision (Jamming)
—Truncated Binary Exponential Backoff Algorithm for Random Wait
—Two Nonaggressive Backoff Modes
—Automatic Frame Retransmission (Until “Attempt Limit” Is Reached)
—Automatic Discard of Incoming Collided Frames
—Delay Transmission of New Frames for Specified Interframe Gap
PERIPHERAL BUS
IMB
RECEIVER
CONTROL
RXD
UNIT
Freescale Semiconductor, Inc.
Figure 7-66. Ethernet Block Diagram
For More Information On This Product,
MC68360 USER’S MANUAL
RECEIVE
SHIFTER
Go to: www.freescale.com
DATA
FIFO
REGISTERS
CONTROL
TRANSMIT
SHIFTER
DATA
FIFO
Serial Communication Controllers (SCCs)
TRANSMITTER
CONTROL
UNIT
TXD
INTERNAL CLOCKS
GENERATOR
AND DEFER
SLOT TIME
COUNTER
CLOCK
RTS = TENA
CD = RENA
CTS = CLSN
TX CLOCK
RX CLOCK

Related parts for MC68EN360CAI25L