MC68EN360CAI25L Freescale Semiconductor, MC68EN360CAI25L Datasheet - Page 542

IC MPU QUICC 25MHZ 240-FQFP

MC68EN360CAI25L

Manufacturer Part Number
MC68EN360CAI25L
Description
IC MPU QUICC 25MHZ 240-FQFP
Manufacturer
Freescale Semiconductor
Series
MC68000r

Specifications of MC68EN360CAI25L

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
240-FQFP
Core Size
32 Bit
Cpu Speed
25MHz
Embedded Interface Type
SCP, TDM
Digital Ic Case Style
FQFP
No. Of Pins
240
Supply Voltage Range
4.75V To 5.25V
Rohs Compliant
Yes
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.25V
Operating Supply Voltage (min)
4.75V
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
240
Package Type
FQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360CAI25L
Manufacturer:
APLHA
Quantity:
12 000
Part Number:
MC68EN360CAI25L
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EN360CAI25L
Manufacturer:
FREESCALE
Quantity:
20 000
Serial Communication Controllers (SCCs)
A more efficient method is as follows. Multibyte buffers are prepared and linked to the
receive buffer table. Software is used to analyze the first two to three bytes of the buffer to
determine what type of block is being received. When this has been determined, reception
can continue without further intervention from the user’s software until a control character is
encountered. The control character signifies the end of the block, causing the software to
revert back to a byte-by-byte reception mode.
To accomplish this, the RCH bit in the BISYNC mask register should initially be set, enabling
an interrupt on every byte of data received to allow software to analyze the type of block
being received on a byte-by-byte basis. After analyzing the initial characters of a block, the
user should either set the RTR bit in the BISYNC mode register or issue the RESET BCS
CALCULATION command. For example, if DLE-STX is received, transparent mode should
be entered. By setting the appropriate bit in the BISYNC mode register, the BISYNC con-
troller automatically strips the leading DLE from <DLE-character> sequences. Thus, control
characters are only recognized when they follow a DLE character. The RTR bit should be
cleared after a DLE-ETX is received.
Alternatively, after receiving an SOH, the RESET BCS CALCULATION command should be
issued. This command causes the SOH to be excluded from BCS accumulation and the
BCS to be reset. Note that the RBCS bit in the BISYNC mode register (used to exclude a
character from the BCS calculation) is not needed here since SYNCs and leading DLEs (in
transparent mode) are automatically excluded by the BISYNC controller.
After recognizing the type of block above, the RCH interrupt should be masked. Data recep-
tion then continues without further interruption of the CPU32+ core until the end of the cur-
rent block is reached. This is defined by the reception of a control character matching that
programmed in the receive control characters table.
The control characters table should be set to recognize the end of the block as follows:
After the end of text (ETX), a BCS is expected; then the buffer should be closed. Hunt mode
should be entered when the line turnaround occurs (BISYNC is normally half-duplex). ENQ
characters are used to abort transmission of a block. For the receiver, the ENQ character
designates the end of the block, but no CRC is expected.
Following control character reception (i.e., end of the block), the RCH bit in the BISYNC
mask register should be set, reenabling interrupts for each byte of received data.
7.10.20.18 SCC BISYNC EXAMPLE. The following list is an initialization sequence for an
SCC BISYNC channel assuming an external clock is provided. SCC4 is used. The BISYNC
7-218
Freescale Semiconductor, Inc.
For More Information On This Product,
Control Characters
MC68360 USER’S MANUAL
Next Entry
Go to: www.freescale.com
ENQ
ETX
ETB
ITB
E
0
0
0
0
0
B
X
1
1
1
0
H
X
1
0
1
0

Related parts for MC68EN360CAI25L